--altsyncram ADDRESS_ACLR_A="NONE" CBX_DECLARE_ALL_CONNECTED_PORTS="OFF" CYCLONEII_M4K_COMPATIBILITY="ON" DEVICE_FAMILY="Cyclone" ENABLE_RUNTIME_MOD="NO" INDATA_ACLR_A="NONE" INIT_FILE="font_rom16.hex" LOW_POWER_MODE="AUTO" NUMWORDS_A=2048 OPERATION_MODE="SINGLE_PORT" OUTDATA_ACLR_A="NONE" OUTDATA_REG_A="UNREGISTERED" POWER_UP_UNINITIALIZED="FALSE" WIDTH_A=8 WIDTH_BYTEENA_A=1 WIDTHAD_A=11 WRCONTROL_ACLR_A="NONE" address_a clock0 data_a q_a wren_a CARRY_CHAIN="MANUAL" CARRY_CHAIN_LENGTH=48 --VERSION_BEGIN 7.2 cbx_altsyncram 2007:08:27:07:35:30:SJ cbx_cycloneii 2007:06:13:15:47:32:SJ cbx_lpm_add_sub 2007:08:06:16:01:34:SJ cbx_lpm_compare 2007:06:21:15:54:06:SJ cbx_lpm_decode 2007:03:12:19:01:52:SJ cbx_lpm_mux 2007:05:11:14:07:38:SJ cbx_mgl 2007:08:03:15:48:12:SJ cbx_stratix 2007:05:02:16:27:14:SJ cbx_stratixii 2007:06:28:17:26:26:SJ cbx_stratixiii 2007:06:28:17:15:56:SJ cbx_util_mgl 2007:06:01:06:37:30:SJ VERSION_END -- Copyright (C) 1991-2007 Altera Corporation -- Your use of Altera Corporation's design tools, logic functions -- and other software and tools, and its AMPP partner logic -- functions, and any output files from any of the foregoing -- (including device programming or simulation files), and any -- associated documentation or information are expressly subject -- to the terms and conditions of the Altera Program License -- Subscription Agreement, Altera MegaCore Function License -- Agreement, or other applicable license agreement, including, -- without limitation, that your use is for the sole purpose of -- programming logic devices manufactured by Altera and sold by -- Altera or its authorized distributors. Please refer to the -- applicable agreement for further details. FUNCTION cyclone_ram_block (clk0, clk1, clr0, clr1, ena0, ena1, portaaddr[PORT_A_ADDRESS_WIDTH-1..0], portabyteenamasks[PORT_A_BYTE_ENABLE_MASK_WIDTH-1..0], portadatain[PORT_A_DATA_WIDTH-1..0], portawe, portbaddr[PORT_B_ADDRESS_WIDTH-1..0], portbbyteenamasks[PORT_B_BYTE_ENABLE_MASK_WIDTH-1..0], portbdatain[PORT_B_DATA_WIDTH-1..0], portbrewe) WITH ( CONNECTIVITY_CHECKING, DATA_INTERLEAVE_OFFSET_IN_BITS, DATA_INTERLEAVE_WIDTH_IN_BITS, DONT_POWER_OPTIMIZE, INIT_FILE, INIT_FILE_LAYOUT, LOGICAL_RAM_NAME, mem_init0, mem_init1, MIXED_PORT_FEED_THROUGH_MODE, OPERATION_MODE, PORT_A_ADDRESS_CLEAR, PORT_A_ADDRESS_WIDTH = 1, PORT_A_BYTE_ENABLE_CLEAR, PORT_A_BYTE_ENABLE_MASK_WIDTH = 1, PORT_A_DATA_IN_CLEAR, PORT_A_DATA_OUT_CLEAR, PORT_A_DATA_OUT_CLOCK, PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS, PORT_A_FIRST_BIT_NUMBER, PORT_A_LAST_ADDRESS, PORT_A_LOGICAL_RAM_DEPTH, PORT_A_LOGICAL_RAM_WIDTH, PORT_A_WRITE_ENABLE_CLEAR, PORT_B_ADDRESS_CLEAR, PORT_B_ADDRESS_CLOCK, PORT_B_ADDRESS_WIDTH = 1, PORT_B_BYTE_ENABLE_CLEAR, PORT_B_BYTE_ENABLE_CLOCK, PORT_B_BYTE_ENABLE_MASK_WIDTH = 1, PORT_B_DATA_IN_CLEAR, PORT_B_DATA_IN_CLOCK, PORT_B_DATA_OUT_CLEAR, PORT_B_DATA_OUT_CLOCK, PORT_B_DATA_WIDTH = 1, PORT_B_FIRST_ADDRESS, PORT_B_FIRST_BIT_NUMBER, PORT_B_LAST_ADDRESS, PORT_B_LOGICAL_RAM_DEPTH, PORT_B_LOGICAL_RAM_WIDTH, PORT_B_READ_ENABLE_WRITE_ENABLE_CLEAR, PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK, POWER_UP_UNINITIALIZED, RAM_BLOCK_TYPE) RETURNS ( portadataout[PORT_A_DATA_WIDTH-1..0], portbdataout[PORT_B_DATA_WIDTH-1..0]); --synthesis_resources = M4K 4 OPTIONS ALTERA_INTERNAL_OPTION = "OPTIMIZE_POWER_DURING_SYNTHESIS=NORMAL_COMPILATION"; SUBDESIGN altsyncram_pdd1 ( address_a[10..0] : input; clock0 : input; data_a[7..0] : input; q_a[7..0] : output; wren_a : input; ) VARIABLE ram_block1a0 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 0, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a1 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 1, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a2 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 2, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a3 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 3, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a4 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 4, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a5 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 5, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a6 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 6, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); ram_block1a7 : cyclone_ram_block WITH ( CONNECTIVITY_CHECKING = "OFF", INIT_FILE = "font_rom16.hex", INIT_FILE_LAYOUT = "port_a", LOGICAL_RAM_NAME = "ALTSYNCRAM", OPERATION_MODE = "single_port", PORT_A_ADDRESS_CLEAR = "none", PORT_A_ADDRESS_WIDTH = 11, PORT_A_DATA_IN_CLEAR = "none", PORT_A_DATA_OUT_CLEAR = "none", PORT_A_DATA_OUT_CLOCK = "none", PORT_A_DATA_WIDTH = 1, PORT_A_FIRST_ADDRESS = 0, PORT_A_FIRST_BIT_NUMBER = 7, PORT_A_LAST_ADDRESS = 2047, PORT_A_LOGICAL_RAM_DEPTH = 2048, PORT_A_LOGICAL_RAM_WIDTH = 8, PORT_A_WRITE_ENABLE_CLEAR = "none", POWER_UP_UNINITIALIZED = "false", RAM_BLOCK_TYPE = "AUTO" ); address_a_wire[10..0] : WIRE; BEGIN ram_block1a[7..0].clk0 = clock0; ram_block1a[7..0].portaaddr[] = ( address_a_wire[10..0]); ram_block1a[0].portadatain[] = ( data_a[0..0]); ram_block1a[1].portadatain[] = ( data_a[1..1]); ram_block1a[2].portadatain[] = ( data_a[2..2]); ram_block1a[3].portadatain[] = ( data_a[3..3]); ram_block1a[4].portadatain[] = ( data_a[4..4]); ram_block1a[5].portadatain[] = ( data_a[5..5]); ram_block1a[6].portadatain[] = ( data_a[6..6]); ram_block1a[7].portadatain[] = ( data_a[7..7]); ram_block1a[7..0].portawe = wren_a; address_a_wire[] = address_a[]; q_a[] = ( ram_block1a[7..0].portadataout[0..0]); END; --VALID FILE