









TPSM863252, TPSM863253, TPSM863257 SLUSF51C - MARCH 2023 - REVISED JANUARY 2024

# TPSM86325x 3V to 17V Input, 3A, Synchronous Buck Module in QFN Package

### 1 Features

- Configured for a wide range of applications
  - 3V to 17V input voltage range
  - 0.6V to 10V output voltage range for TPSM863252
  - 0.6V to 5.5V output voltage range for TPSM863257
  - Fixed 3.3V output voltage for TPSM863253
  - 0.6V reference voltage
  - ±1% reference accuracy at 25°C
  - ±1.5% reference accuracy at –40°C to 125°C
  - Integrated  $55m\Omega$  and  $24m\Omega$  MOSFETs
  - 100µA low quiescent current
  - 1.2MHz switching frequency
  - Maximum 95% large duty cycle operation
  - Precision EN threshold voltage
  - 1.6ms fixed typical soft-start time
- Ease of use and small design size
  - TPSM863252 Eco-mode, TPSM863257 and TPSM863253 FCCM mode at light loading
  - Fast transient D-CAP3<sup>™</sup> control mode
  - Easy layout with integrated bootstrap capacitor and inductor
  - Support start-up with prebiased output voltage
  - Non-latch for OV, OT, and UVLO protection
  - Cycle-by-cycle OC and NOC protection
  - 40°C to 125°C operating junction temperature
  - 3.3mm × 4mm × 2mm QFN package
- Create a custom design using the TPSM863252 with the WEBENCH® Power Designer
- Create a custom design using the TPSM863253 with the WEBENCH® Power Designer
- Create a custom design using the TPSM863257 with the WEBENCH® Power Designer

# 2 Applications

- Merchant network and server PSU
- AC/DC adapters/PSU
- Factory automation and control
- Test and measurement



## 3 Description

The TPSM86325x is a simple, easy-to-use, highefficiency, high-power density, synchronous buck module with input voltage ranging from 3V to 17V and supports up to 3A continuous current.

The TPSM86325x employs D-CAP3 control mode to provide a fast transient response and to support low-ESR output capacitors with no requirement for external compensation. The device can support up to 95% duty cycle operation.

The TPSM863252 operates in Eco-mode, which maintains high efficiency during light loading. The TPSM863257 operates in FCCM mode, which keeps the same frequency and lower output ripple during all load conditions. TPSM863253 is a fixed 3.3V output voltage part with FCCM mode. TPS863253 integrated divider resistors and a feedforward cap in internal module. The device integrates complete protection through OVP, OCP, UVLO, OTP, and UVP with hiccup.

The device is available in a QFN package. The junction temperature is specified from -40°C to 125°C.

#### **Device Information**

|   | PART<br>NUMBER <sup>(3)</sup> | MODE | OUTPUT<br>VOLTAGE | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE (2) |
|---|-------------------------------|------|-------------------|------------------------|---------------------|
|   | TPSM863252                    | ECO  | 0.6V to 10V       | DDV (051)              |                     |
| ĺ | TPSM863257                    | FCCM | 0.6V to 5.5V      | RDX (QFN-<br>FCMOD, 7) | 4.00mm ×<br>3.30mm  |
| ĺ | TPSM863253                    | FCCM | 3.3V              | 1 GMGB, 1)             | 0.00111111          |

- For more information, see Section 11.
- The package size (length × width) is a nominal value and includes pins, where applicable.
- See the Family Devices table.



TPSM86325x Efficiency at V<sub>IN</sub> = 12V



# **Table of Contents**

| 1 Features1                           | 7.4 Device Functional Modes                         | 14   |
|---------------------------------------|-----------------------------------------------------|------|
| 2 Applications1                       | 8 Application and Implementation                    | 15   |
| 3 Description1                        | 8.1 Application Information                         |      |
| 4 Family Devices3                     | 8.2 Typical Application                             |      |
| 5 Pin Configuration and Functions3    | 8.3 Power Supply Recommendations                    |      |
| 6 Specifications5                     | 8.4 Layout                                          | 21   |
| 6.1 Absolute Maximum Ratings5         | 9 Device and Documentation Support                  | 22   |
| 6.2 ESD Ratings5                      | 9.1 Device Support                                  | 22   |
| 6.3 Recommended Operating Conditions5 | 9.2 Receiving Notification of Documentation Updates | 22   |
| 6.4 Thermal Information6              | 9.3 Support Resources                               | 22   |
| 6.5 Electrical Characteristics6       | 9.4 Trademarks                                      |      |
| 6.6 Typical Characteristics8          | 9.5 Electrostatic Discharge Caution                 | . 22 |
| 7 Detailed Description11              | 9.6 Glossary                                        |      |
| 7.1 Overview                          | 10 Revision History                                 |      |
| 7.2 Functional Block Diagram11        | 11 Mechanical, Packaging, and Orderable             |      |
| 7.3 Feature Description12             | Information                                         | 23   |



# **4 Family Devices**

| PART NUMBER | CURRENT (A) | OUTPUT VOLTAGE (V) | MODE |
|-------------|-------------|--------------------|------|
| TPSM863252  | 0 to 3      | 0.6 to 10          | Eco  |
| TPSM863253  | 0 to 3      | 3.3                | FCCM |
| TPSM863257  | 0 to 3      | 0.6 to 6           | FCCM |
| TPSM861252  | 0 to 1      | 0.6 to 10          | Eco  |
| TPSM861253  | 0 to 1      | 3.3                | FCCM |
| TPSM861257  | 0 to 1      | 0.6 to 6           | FCCM |

# **5 Pin Configuration and Functions**



Figure 5-1. TPSM863252, TPSM863257 RDX Package, 7-Pin QFN-FCMOD (Top View)



Figure 5-2. TPSM863253 RDX Package, 7-Pin QFN-FCMOD (Top View)



# **Table 5-1. Pin Functions**

| Pin                                                    |     | Type <sup>(1)</sup>                                                                                                                                   | Description                                                                                                    |
|--------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Name                                                   | NO. | Type                                                                                                                                                  | Description                                                                                                    |
| VIN                                                    | 1   | Р                                                                                                                                                     | Input voltage supply pin. Connect the input decoupling capacitors between VIN and GND.                         |
| SW                                                     | 2   | NC                                                                                                                                                    | Switch pin of the power stage. Do not connect, leave floating.                                                 |
| VOUT                                                   | 3   | Р                                                                                                                                                     | Output connection. Connect recommended output capacitance from VOUT to PGND.                                   |
| PGND                                                   | 4   | G                                                                                                                                                     | Power ground connection                                                                                        |
| PG                                                     | 5   | А                                                                                                                                                     | Power-good open drain output. PG pin can be floating.                                                          |
| the converter. Internal pulldown to GND by a resistor. |     | Enable pin of buck converter. Drive EN high to turn on the converter; drive EN low to turn off the converter. Internal pulldown to GND by a resistor. |                                                                                                                |
|                                                        |     | А                                                                                                                                                     | Converter feedback input. Connect to the center tap of the resistor divider between output voltage and ground. |
| VOS                                                    | 7   | Α                                                                                                                                                     | TPSM863253: Converter feedback input. Connect to Vout directly.                                                |

(1) A = Analog, P = Power, G = Ground



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                          |                                                     | MIN  | MAX  | UNIT |
|------------------------------------------|-----------------------------------------------------|------|------|------|
| Input voltage                            | VIN                                                 | -0.3 | 18   | V    |
| Input voltage                            | FB, EN, PG                                          | -0.3 | 6    | V    |
| GND                                      | GND                                                 | -0.3 | 0.3  | V    |
| Output voltage                           | VOUT(TPSM863252)                                    | -0.3 | 11   | V    |
| Output voltage                           | VOUT(TPSM863257)                                    | -0.3 | 6    | V    |
| Mechanical shock                         | Mil-STD-883D, Method 2002.3, 1ms, 1/2 sine, mounted |      | 1500 | G    |
| Mechanical vibration                     | Mil-STD-883D, Method 2007.2, 20 to 2000Hz           |      | 20   | G    |
| Operating junction temperature range, TJ |                                                     | -40  | 150  | °C   |
| Storage temperature, Tstg                | Storage temperature, Tstg                           | -55  | 150  | °C   |

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                    |                         |                                                                       | VALUE  | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------|--------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ± 2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ± 500  | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN  | NOM MAX | UNIT |
|----------------|--------------------------------|------|---------|------|
| Input voltage  | VIN                            | 3    | 17      | V    |
| Input voltage  | FB, EN, PG                     | -0.1 | 5.5     | V    |
| GND            | GND                            | -0.1 | 0.1     | V    |
| Output voltage | VOUT(TPSM863252)               | -0.1 | 10      | V    |
| Output voltage | VOUT(TPSM863253)               |      | 3.3     | V    |
| Output voltage | VOUT(TPSM863257)               | -0.1 | 5.5     | V    |
| Output current | IO                             | 0    | 3       | Α    |
| T <sub>J</sub> | Operating junction temperature | -40  | 125     | °C   |
| Tstg           | Storage temperature            | -40  | 150     | °C   |



## **6.4 Thermal Information**

|                            |                                                     | TPSM86325x        |      |
|----------------------------|-----------------------------------------------------|-------------------|------|
|                            | THERMAL METRIC(1)                                   | RDX               | UNIT |
|                            |                                                     | 7 PINS            |      |
| $R_{\theta JA}$            | Junction-to-ambient thermal resistance              | 61.3              | °C/W |
| R <sub>θJA_effective</sub> | Junction-to-ambient thermal resistance on EVM board | 40 <sup>(2)</sup> | °C/W |
| R <sub>0JC(top)</sub>      | Junction-to-case (top) thermal resistance           | 60.8              | °C/W |
| $R_{\theta JB}$            | Junction-to-board thermal resistance                | 20.0              | °C/W |
| $\Psi_{JT}$                | Junction-to-top characterization parameter          | 7.5               | °C/W |
| $\Psi_{JB}$                | Junction-to-board characterization parameter        | 19.2              | °C/W |
| R <sub>0JC(bot)</sub>      | Junction-to-case (bottom) thermal resistance        | N/A               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

Over operating  $T_J = -40^{\circ}\text{C} - 125^{\circ}\text{C}$ ,  $V_{VIN} = 12\text{V}$  (unless otherwise noted)

|                        | PARAMETER                       | TEST CONDITIONS                                            | MIN  | TYP | MAX      | UNIT |
|------------------------|---------------------------------|------------------------------------------------------------|------|-----|----------|------|
| INPUT SU               | JPPLY VOLTAGE                   |                                                            |      |     | <u> </u> |      |
| VIN                    | Input voltage range             | VIN                                                        | 3    |     | 17       | V    |
|                        | VIN complex company             | No load, V <sub>EN</sub> = 5V, non-switching, PSM version  |      | 100 |          | μΑ   |
| I <sub>VIN</sub>       | VIN supply current              | No load, V <sub>EN</sub> = 5V, non-switching, FCCM version |      | 370 |          | μΑ   |
| I <sub>INSDN</sub>     | VIN shutdown current            | No load, V <sub>EN</sub> = 0V                              |      | 2   |          | μΑ   |
| UVLO                   |                                 |                                                            |      | -   |          |      |
| UVLO                   | VIN undervoltage lockout        | Wake up VIN voltage                                        | 2.8  | 2.9 | 3.0      | V    |
| UVLO                   | VIN undervoltage lockout        | Shut down VIN voltage                                      | 2.6  | 2.7 | 2.8      | V    |
| UVLO                   | VIN undervoltage lockout        | Hysteresis VIN voltage                                     |      | 200 |          | mV   |
| FEEDBA                 | CK VOLTAGE                      |                                                            |      |     | '        |      |
| VFB                    | FB voltage                      | T <sub>J</sub> = 25°C                                      | 594  | 600 | 606      | mV   |
| VFB                    | FB voltage                      | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$        | 591  | 600 | 609      | mV   |
| VOUT                   | TPSM863253 output voltage       | T <sub>J</sub> = 0°C to 65°C                               | 3.27 | 3.3 | 3.33     | V    |
| VOUT                   | TPSM863253 output voltage       | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$        | 3.25 | 3.3 | 3.35     | V    |
| MOSFET                 | 1                               |                                                            |      |     | 1        |      |
| R <sub>DS</sub>        | High side MOCEET Dds/cm)        | T <sub>J</sub> = 25°C, V <sub>VIN</sub> ≥ 5V               |      | 55  |          | mΩ   |
| (ON)HI                 | High-side MOSFET Rds(on)        | $T_J = 25^{\circ}C, V_{VIN} = 3V^{(1)}$                    |      | 68  |          | mΩ   |
| R <sub>DS</sub>        | Law side MOCEET Dds(se)         | $T_J = 25^{\circ}C, V_{VIN} \ge 5V$                        |      | 24  |          | mΩ   |
| (ON)LO                 | Low-side MOSFET Rds(on)         | T <sub>J</sub> = 25°C, V <sub>VIN</sub> = 3V               |      | 30  |          | mΩ   |
| DUTY CY                | CLE and FREQUENCY CONTROL       |                                                            |      |     | 1        |      |
| F <sub>SW</sub>        | Switching frequency             | T <sub>J</sub> = 25°C, V <sub>VOUT</sub> = 3.3V            |      | 1.2 |          | MHz  |
| T <sub>OFF</sub> (MIN) | Minimum off-time                | V <sub>FB</sub> = 0.5V                                     |      | 110 |          | ns   |
| T <sub>ON(MIN)</sub>   | Minimum on-time                 |                                                            |      | 60  |          | ns   |
| CURREN                 | T LIMIT                         | -                                                          |      |     | 1        |      |
| I <sub>OCL_LS</sub>    | Over current threshold          | Valley current set point                                   | 3.1  | 4.1 | 5.1      | Α    |
| I <sub>NOCL</sub>      | Negative over current threshold | Valley current set point                                   | 1.5  | 2.0 | 2.5      | Α    |

<sup>(2)</sup> This R0JA\_effective is tested on TPSM863252EVM board (4 layer board, copper thickness of top and bottom layer are 2oz, and copper thickness of internal GND is 1oz) at Vin = 12V, Vout = 5V, lout = 3A, TA = 25°C.



# **6.5 Electrical Characteristics (continued)**

Over operating  $T_J = -40^{\circ}C - 125^{\circ}C$ ,  $V_{VIN} = 12V$  (unless otherwise noted)

|                      | PARAMETER                                      | TEST CONDITIONS     | MIN  | TYP  | MAX  | UNIT |
|----------------------|------------------------------------------------|---------------------|------|------|------|------|
| LOGIC TI             | HRESHOLD                                       |                     |      |      |      |      |
| V <sub>EN(ON)</sub>  | EN threshold high-level                        |                     | 1.15 | 1.20 | 1.25 | V    |
| V <sub>EN(OFF)</sub> | EN threshold low-level                         |                     | 0.90 | 1.00 | 1.10 | V    |
| V <sub>ENHYS</sub>   | EN hystersis                                   |                     |      | 200  |      | mV   |
| REN1                 | EN pulldown resistor                           |                     |      | 2    |      | МΩ   |
| OUTPUT               | DISCHARGE and SOFT START                       |                     | ·    |      |      |      |
| t <sub>SS</sub>      | Internal soft-start time                       |                     |      | 1.6  |      | ms   |
| OUTPUT               | UNDERVOLTAGE AND OVERVOLTAGE                   | PROTECTION          |      |      |      |      |
| V <sub>OVP</sub>     | OVP trip threshold                             |                     | 110  | 115  | 120  | %    |
| t <sub>OVPDLY</sub>  | OVP prop deglitch                              |                     |      | 24   |      | us   |
| V <sub>UVP</sub>     | UVP trip threshold                             |                     | 55   | 60   | 65   | %    |
| t <sub>UVPDLY</sub>  | UVP prop deglitch                              |                     |      | 220  |      | us   |
| t <sub>UVPEN</sub>   | Output hiccup enable delay relative to SS time | UVP detect          |      | 14   |      | ms   |
| PGOOD                |                                                |                     |      |      |      |      |
| TPGDLY               | PG start-up delay                              | PG from low to high |      | 1    |      | ms   |
| TPGDLY               | PG start-up delay                              | PG from high to low |      | 28   |      | us   |
| VPGTH                | PG threshold                                   | VFB falling (fault) | 80   | 85   | 90   | %    |
| VPGTH                | PG threshold                                   | VFB rising (good)   | 85   | 90   | 95   | %    |
| VPGTH                | PG threshold                                   | VFB rising (fault)  | 110  | 115  | 120  | %    |
| VPGTH                | PG threshold                                   | VFB falling (good)  | 105  | 110  | 115  | %    |
| VPG_L                | PG sink current capability                     | IOL = 4mA           |      |      | 0.4  | V    |
| IPGLK                | PG leak current                                | VPGOOD = 5.5V       |      |      | 1    | uA   |
| THERMA               | L PROTECTION                                   |                     |      |      |      |      |
| T <sub>OTP</sub> (1) | OTP trip threshold                             |                     |      | 155  |      | °C   |
| T <sub>OTPHSY</sub>  | OTP hysteresis                                 |                     |      | 20   |      | °C   |

<sup>(1)</sup> Specified by design



# **6.6 Typical Characteristics**

 $T_J = -40$ °C to 125°C,  $V_{IN} = 12V$  (unless otherwise noted)





# **6.6 Typical Characteristics (continued)**

 $T_J = -40$ °C to 125°C,  $V_{IN} = 12V$  (unless otherwise noted)





## **6.6 Typical Characteristics (continued)**

 $T_J = -40$ °C to 125°C,  $V_{IN} = 12V$  (unless otherwise noted)





# 7 Detailed Description

## 7.1 Overview

The TPSM86325x is a 3A, integrated, FET, synchronous buck module that operates from 3V to 17V input voltage and TPSM863252 output voltage range is 0.6V to 10V. TPSM863257 output voltage range is 0.6V to 5.5V. TPSM863253 is fixed 3.3V output voltage version. The device employs a D-CAP3 control mode that provides fast transient response with no external compensation components and an accurate feedback voltage. The proprietary D-CAP3 control mode enables low external component count, ease of design, and optimization of the power design for cost, size, and efficiency. The topology provides a seamless transition between CCM operating mode at higher load condition and DCM operation mode at lighter load condition.

The Eco-mode version allows the TPSM863252 to maintain high efficiency at light load. The FCCM version allows the TPSM863253 and TPSM863257 to maintain a fixed switching frequency and lower voltage output ripple. The TPSM86325x is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors.

# 7.2 Functional Block Diagram





## 7.3 Feature Description

## 7.3.1 PWM Operation and D-CAP3<sup>™</sup> Control Mode

The main control loop of the buck is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP3 control mode. The D-CAP3 control mode combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. The device is stable even with virtually no ripple at the output. The TPSM86325x also includes an error amplifier that makes the output voltage very accurate.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after an internal one-shot timer expires. This one-shot duration is set proportional to the output voltage,  $V_{OUT}$ , and is inversely proportional to the converter input voltage,  $V_{IN}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ripple generation circuit is added to reference voltage to emulate the output ripple, enabling the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for D-CAP3 control mode.

#### 7.3.2 Eco-mode Control

The TPSM863252 is designed with advanced Eco-mode to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to a point that the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction mode. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on time is kept almost the same as in continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes longer time. This event makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. Use the below equation to calculate the transition point to the light load operation  $I_{OUT(11)}$  current. The typical inductance is 1uH.

$$I_{out(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(1)

### 7.3.3 Soft Start and Prebiased Soft Start

The TPSM86325x has an internal fixed 1.6ms soft-start time. The EN default status is low. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage to the PWM comparator.

If the output capacitor is prebiased at start-up, the devices initiate switching and start ramping up only after the internal reference voltage becomes higher than the feedback voltage,  $V_{FB}$ . This scheme makes sure that the converter ramps up smoothly into the regulation point.

# 7.3.4 Overvoltage Protection

The TPSM86325x has the overvoltage protection feature. When the output voltage becomes higher than the OVP threshold, the OVP is triggered with a 24µs deglitch time. Both the high-side MOSFET and the low-side MOSFET drivers are turned off. When the overvoltage condition is removed, the device returns to switching.

#### 7.3.5 Frequency

TPSM86325x default frequency is about 1.2MHz. When output voltage is higher than 3.6V and the ration of output voltage to input voltage < 0.62 (the hysteresis is 0.04), the frequency changes to 2MHz to decrease output voltage ripple. The following table shows a summary.



## Table 7-1. TPSM86325x Frequency at CCM

| Conditions            | Conditions  | Frequency |
|-----------------------|-------------|-----------|
| Output voltage < 3.6V |             | 1.2MHz    |
| Output voltage ≥ 3.6V | Duty ≥ 0.62 | 1.2MHz    |
| Output voltage ≥ 3.6V | Duty < 0.62 | 2MHz      |

#### 7.3.6 Large Duty Operation

The TPSM86325x can support large duty operations up to 95% by smoothly dropping down the switching frequency. When  $V_{IN}$  /  $V_{OUT}$  < 1.6 and  $V_{FB}$  is lower than internal  $V_{REF}$ , the switching frequency is allowed to smoothly drop to make  $t_{ON}$  extended to implement the large duty operation and keep output voltage. The minimum switching frequency is limited to approximately 600kHz.

### 7.3.7 Current Protection and Undervoltage Protection

The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the off state by measuring the low-side FET drain-to-source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on time of the high-side FET switch, the switch current increases at a linear rate determined by the following:

- V<sub>IN</sub>
- V<sub>OUT</sub>
- · On time
- · Output inductor value

During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current, I<sub>OUT</sub>. If the monitored valley current is above the OCL level, the converter maintains a low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of overcurrent protection. The load current is higher than the overcurrent threshold by one half of the peak-to-peak inductor ripple current. Also, when the current is limited, the output voltage tends to fall as the demanded load current can be higher than the current available from the converter, which can cause the output voltage to fall. When the FB voltage falls below the UVP threshold voltage, the UVP comparator detects this action and the device shuts down after the UVP delay time and restarts after the hiccup wait time.

When the overcurrent condition is removed, the output voltage returns to the regulated value.

The TPSM863257 is a FCCM mode part. In this mode, the device has negative inductor current at light loading. The device has NOC (negative overcurrent) protection to avoid too large negative current. NOC protection detects the valley of inductor current. When the valley value of inductor current exceeds the NOC threshold, the IC turns off the low side then turns on the high side. When the NOC condition is removed, the device returns to normal switching.

#### 7.3.8 Undervoltage Lockout (UVLO) Protection

UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is a non-latch protection.

## 7.3.9 Thermal Shutdown

The device monitors the temperature of itself. If the temperature exceeds the threshold value, the device is shut off. This protection is a non-latch protection.



#### 7.4 Device Functional Modes

### 7.4.1 Eco-mode Operation

The TPSM863252 operates in Eco-mode, which maintains high efficiency at light loading. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction mode. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on time is kept almost the same as in continuous conduction mode so that discharging the output capacitor with smaller load current to the level of the reference voltage takes a longer time. This event makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high.

#### 7.4.2 FCCM Mode Operation

The TPSM863253 and TPSM863257 operate in forced CCM (FCCM) mode, which keeps the converter operating in continuous current mode during light load conditions and allows the inductor current to become negative. During FCCM mode, the switching frequency is maintained at an almost constant level over the entire load range, which is designed for applications requiring tight control of the switching frequency and output voltage ripple at the cost of lower efficiency under light load.



# 8 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 8.1 Application Information

The device is a typical buck DC/DC converter that is typically used to convert a higher DC voltage to a lower DC voltage with a maximum available output current of 3A. The following design procedure can be used to select component values for TPSM86325x. Alternately, the WEBENCH Power Designer software can be used to generate a complete design. The WEBENCH Power Designer software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

## 8.2 Typical Application

The application schematic in Figure 8-1 is developed to meet the requirements in Table 8-1. This circuit is available as the evaluation module (EVM). The sections provide the design procedure.

Figure 8-1 shows the 12V input, 1.05V output converter schematic.



Figure 8-1. Schematic

#### 8.2.1 Design Requirements

Table 8-1 shows the design parameters for this application.

| Tab | le 8-1. Design Parameters |
|-----|---------------------------|
|     | Conditions                |
|     |                           |

|                          | Parameter             | Conditions                             | MIN                    | TYP  | MAX | Unit |
|--------------------------|-----------------------|----------------------------------------|------------------------|------|-----|------|
| V <sub>OUT</sub>         | Output voltage        |                                        |                        | 1.05 |     | V    |
| I <sub>OUT</sub>         | Output current        |                                        |                        | 3    |     | Α    |
| ΔV <sub>OUT</sub>        | Transient response    | 0.3A – 2.7A load step, 1A/µs slew rate | ±3% × V <sub>OUT</sub> |      | V   |      |
| V <sub>IN</sub>          | Input voltage         |                                        | 4.5                    | 12   | 17  | V    |
| V <sub>OUT(ripple)</sub> | Output voltage ripple | CCM condition                          |                        | 20   |     | mV   |
| T <sub>A</sub>           | Ambient temperature   |                                        |                        | 25   |     | °C   |



### 8.2.2 Detailed Design Procedure

### 8.2.2.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPSM863252 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPSM863253 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPSM863257 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 8.2.2.2 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends using 1% tolerance or better divider resistors. Start by using Equation 2 to calculate  $V_{OUT}$ .

To improve efficiency at very light loads, consider using larger value resistors. If the values are too high, the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable. Use a  $10k\Omega$  resistor for  $R_6$  to start the design.

$$V_{OUT} = 0.6 \times \left(1 + \frac{R_5}{R_6}\right)$$
 (2)

#### 8.2.2.3 Output Filter Selection

TPSM86325x integrates a 1uH inductor. TI suggests to use below output cap to make the loop stable. TI suggests CFF range to use 10pF to 100pF.

**Table 8-2. Recommended Component Values** 

| Output Voltage<br>(V) | R5 (kΩ) | R6 (kΩ) | Minimum C <sub>OUT</sub><br>(μF) | Typical C <sub>OUT</sub> (μF) | Maximum C <sub>OUT</sub><br>(μF) | CFF (pF) |
|-----------------------|---------|---------|----------------------------------|-------------------------------|----------------------------------|----------|
| 0.8                   | 3.3     | 10.0    | 22                               | 44                            | 100                              | _        |
| 1.05                  | 7.5     | 10.0    | 10                               | 22                            | 88                               | _        |
| 2.5                   | 95.0    | 30.0    | 10                               | 22                            | 88                               | 22       |
| 3.3                   | 135.0   | 30.0    | 22                               | 44                            | 100                              | 22       |
| 5                     | 220.0   | 30.0    | 22                               | 44                            | 100                              | 22       |
| 10                    | 470.0   | 30.0    | 22                               | 44                            | 100                              | 10       |

The capacitor value and ESR determines the amount of output voltage ripple. The TPSM86325x are intended for use with ceramic or other low-ESR capacitors. Use Equation 3 to determine the required RMS current rating for the output capacitor.

$$I_{CO(RMS)} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{\sqrt{12} \times V_{IN} \times L_{OUT} \times f_{SW}}$$
(3)



For this design, one MuRata GRM21BR61A226ME44L,  $22\mu F$  output capacitor are used. The typical ESR is  $2m\Omega$  each.

#### 8.2.2.4 Input Capacitor Selection

The TPSM86325x requires an input decoupling capacitor, and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10µF for the decoupling capacitor. TI recommends an additional 0.1µF capacitor from the VIN pin to ground to provide high frequency filtering. The capacitor voltage rating must be greater than the maximum input voltage.

#### 8.2.2.5 Enable Circuit

The EN pin controls the turn-on and turn-off of the device. When EN pin voltage is above the turn-on threshold, the device starts switching, and when the EN pin voltage falls below the turn-off threshold, thr IC stops switching. The default status is low. There is a  $2M\Omega$  internal pulldown resistor in the EN pin.

EN can be controlled by a typical divider resistor circuit from Vin or by a voltage of lower than 5.5V.

Because there is a  $2M\Omega$  internal pulldown resistor in the EN pin, TPSM86325x also supports to only connect a top resistor from VIN pin to EN pin. EN voltage is got by the divide net of top resistor and  $2M\Omega$ . EN voltage cannot be allowed to be over 6V.



# 8.2.3 Application Curves

The following data is tested with  $V_{IN}$  = 12V,  $V_{OUT}$  = 1.05V,  $T_A$  = 25°C, unless otherwise specified.











# 8.3 Power Supply Recommendations

The TPSM86325x are designed to operate from input supply voltages in the range of 3V to 17V. Buck converters require the input voltage be higher than the output voltage for proper operation.



### 8.4 Layout

## 8.4.1 Layout Guidelines

- Make sure the VIN and GND traces are as wide as possible to reduce trace impedance. The wide areas are also an advantage from the view point of heat dissipation.
- Place the input capacitor and output capacitor as close to the device as possible to minimize trace impedance.
- · Provide sufficient vias for the input capacitor and output capacitor.
- Connect a separate VOUT path to the upper feedback resistor.
- Place a voltage feedback loop away from the high-voltage switching trace, and preferably has ground shield.
- Make sure the trace of the FB node is as small as possible to avoid noise coupling.
- Make sure the GND trace between the output capacitor and the GND pin are as wide as possible to minimize
  the trace impedance.

# 8.4.2 Layout Example



Figure 8-20. Layout Example



# 9 Device and Documentation Support

# 9.1 Device Support

### 9.1.1 Development Support

### 9.1.1.1 Custom Design with WEBENCH® Tools

Click here to create a custom design using the TPSM863252 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPSM863253 device with the WEBENCH® Power Designer.

Click here to create a custom design using the TPSM863257 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

D-CAP3<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# **10 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changed TDCM9623E2 status from Advance Information to Draduction Data, Added !Fixed 2.21/ output                                                                                                                   |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Changed TPSM863253 status from Advance Information to Production Data. Added 'Fixed 3.3V output<br/>voltage for TPSM863253'. Added TPSM863253 mode description. Added WEBENCH links throughout</li> </ul> |      |
| the document                                                                                                                                                                                                       |      |
| Added TPSM863253 information in the Description                                                                                                                                                                    | 1    |
| Updated the Family Devices table                                                                                                                                                                                   | 3    |
| Added TPSM863253 efficiency figure.                                                                                                                                                                                | 8    |
| Added TPSM863253 mode introduction.                                                                                                                                                                                |      |
| Changes from Revision A (June 2023) to Revision B (September 2023)                                                                                                                                                 | Page |
| Added TPSM863253 to the document                                                                                                                                                                                   | 1    |
| Changes from Revision * (March 2023) to Revision A (June 2023)                                                                                                                                                     | Page |
| Changed document status from Advance Information to Production Data                                                                                                                                                | 1    |

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 1-Feb-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| PTPSM863253RDXR  | ACTIVE | QFN-FCMOD    | RDX                | 7    | 3000           | TBD          | Call TI                       | Call TI             | -40 to 125   |                         | Samples |
| TPSM863252RDXR   | ACTIVE | QFN-FCMOD    | RDX                | 7    | 3000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 863252                  | Samples |
| TPSM863253RDXR   | ACTIVE | QFN-FCMOD    | RDX                | 7    | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 125   | 863253                  | Samples |
| TPSM863257RDXR   | ACTIVE | QFN-FCMOD    | RDX                | 7    | 3000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 863257                  | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# PACKAGE OPTION ADDENDUM

www.ti.com 1-Feb-2024

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Nov-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` , | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------|
| TPSM863252RDXR | QFN-<br>FCMOD   | RDX                | 7 | 3000 | 330.0                    | 17.6                     | 3.6 | 4.3        | 2.25       | 8.0        | 12.0      | Q1               |
| TPSM863257RDXR | QFN-<br>FCMOD   | RDX                | 7 | 3000 | 330.0                    | 17.6                     | 3.6 | 4.3        | 2.25       | 8.0        | 12.0      | Q1               |

www.ti.com 30-Nov-2023



## \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPSM863252RDXR | QFN-FCMOD    | RDX             | 7    | 3000 | 336.0       | 336.0      | 48.0        |
| TPSM863257RDXR | QFN-FCMOD    | RDX             | 7    | 3000 | 336.0       | 336.0      | 48.0        |



PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated