Rev. 0.3 — 14 June 2023

Objective data sheet CONFIDENTIAL

# 1 General description

The TJA1466 is a high-speed CAN transceiver that provides an interface between a controller area network (CAN) or CAN FD (flexible data rate) protocol controller and the physical two-wire CAN bus. TJA1466 transceivers implement the CAN physical layer as defined in ISO 11898-2:2016, CiA 601-4 and SAE J2284-1 to SAE J2284-5, making them fully interoperable with high-speed classical CAN and CAN FD transceivers. The TJA1466 was developed in compliance with ISO26262, achieving ASIL-B.

The TJA1466 features very low power consumption in Standby and Sleep modes. It supports CAN partial networking by means of selective wake-up functionality as specified in ISO11898-2:2016, making the TJA1466 the ideal choice for CAN system implementations where only nodes that are needed can be activated at any time. Nodes that are not needed for the function being performed can be powered down to minimize system power consumption, even when CAN bus traffic is running.

The TJA1466 includes a comprehensive set of features including two configurable general-purpose I/O pins (GPIO), an SPI for configuration, mode control and diagnostics, a challenger (Q&A) watchdog with dedicated reset and failsafe/limp home pins and accurate  $V_{IO}$  undervoltage and overvoltage monitoring.

The TJA1466 can be configured to ignore CAN FD and CAN XL frames while waiting for a valid wake-up frame. This additional feature of partial networking, called CAN FD/XL passive, is the perfect fit for networks that support classical CAN, CAN FD or CAN XL communications. It allows classical CAN controllers that do not need to communicate CAN FD/CAN XL messages to remain in partial networking Sleep/Standby mode during CAN FD communication without generating bus errors. It also allows CAN FD controllers to communicate CAN XL messages.

In Normal mode, the TJA1466 supports external CAN protocol controllers that communicate according to classical CAN, CAN FD or CAN XL in SIC mode without switching to FAST mode (according to CiA 610-3).

The TJA1466 features CAN signal improvement capability (SIC), as defined in CiA 601-4. CAN signal improvement significantly reduces signal ringing on a network, allowing reliable 2 Mbit/s and 5 Mbit/s CAN FD communication in larger and more complex topologies. Tight bit timing symmetry enables CAN FD communication up to 8 Mbit/s.

The TJA1466 comes in three variants:

- TJA1466A supporting 1.8 V  $V_{\rm IO}$  supply and monitoring
- TJA1466B supporting 3.3 V  $V_{\text{IO}}$  supply and monitoring
- TJA1466C supporting 5 V  $V_{\text{IO}}$  supply and monitoring

# 2 Features and benefits

# 2.1 General

- ISO 11898-2:2016, SAE J2284-1 to SAE J2284-5 and SAE J1939-14 compliant
- ISO 26262, ASIL-B compliant



- Partial networking capability through selective wake-up functionality
- Challenger (Q&A) watchdog with window and timeout modes
- Configurable general-purpose I/O (GPIO) pins
- Second RXD and/or TXD pins (RXD2/TXD2), configurable via GPIO
- Direct transmitter on/off control input (TXEN\_N) via GPIO
- CAN signal improvement capability as defined in CiA 601-4 to significantly reduce signal ringing effects on a network
- Autonomous bus biasing
- Low electromagnetic emission (EME) and high electromagnetic immunity (EMI)
- Qualified according to AEC-Q100 Grade 1
- VIO input for interfacing with 1.8 V, 3.3 V to 5 V microcontrollers
- Listen-only mode for node diagnosis and failure containment
- Available in a DHVQFN18 package (3.0 mm × 4.5 mm) with automatic optical inspection (AOI) capabilities
- Option to disable Sleep mode
- Software development mode
- Dark green product (halogen free and restriction of hazardous substances (RoHS) compliant)
- · Selectable interrupts on RXD; option to signal only wake-up and power-on related interrupts or all interrupts
- 4-byte general-purpose memory
- SPI system reset
- End-of-line microcontroller flashing support through CAN pins
- Selectable WAKE pin filter time

# 2.2 Predictable and fail-safe behavior

- Undervoltage detection on all supply pins with defined behavior below the undervoltage thresholds
- Full functionality guaranteed from the undervoltage detection thresholds up to the maximum limiting voltage values
- Transceiver disengages from the bus (high-ohmic) when the battery voltage drops below the Off mode threshold
- Internal biasing of TXD to enable defined fail-safe behavior
- Dedicated failsafe pin, configurable for limp-home or failsafe output functionality
- · Dedicated reset pin for triggering and detecting reset events

# 2.3 Low-power management

- Very low-current Standby and Sleep modes, with host, local and remote wake-up capability
- · Local wake-up via the WAKE pin
- Remote wake-up via a wake-up pattern (WUP) or wake-up frame (WUF)
- Configurable CAN wake-up pattern (dom-rec-dom according ISO11898-2:2016 or dom-rec-dom-rec according to upcoming ISO11898-2:2023 update)
- Wake-up frame according to ISO 11898-1:2016
- Entire node containing the TJA1466 can be powered down via INH while still supporting local and remote wake-up
- Only  $V_{BAT}$  is needed to support local and remote wake-up

# 2.4 Diagnosis and Protection

- Overtemperature diagnosis and protection
- Overvoltage detection with defined behavior on VIO supply pin

- Transmit data (TXD) dominant time-out diagnosis
- Bus dominant failure diagnosis
- Cold start diagnosis (first battery connection)
- High ESD handling capability on the bus pins (8 kV IEC and 8 kV HBM)
- Bus pins and VBAT protected against automotive transients

# 3 Ordering information

#### Table 1. Ordering information

| Type number | Package  | Package                                                      |           |  |  |  |
|-------------|----------|--------------------------------------------------------------|-----------|--|--|--|
|             | Name     | Description                                                  | Version   |  |  |  |
| TJA1466AHG  | DHVQFN18 | plastic thermal enhanced very thin small outline package; no | SOT2163-1 |  |  |  |
| TJA1466BHG  |          | leads; 18 terminals; body 3 × 4.5 × 0.85 mm                  |           |  |  |  |
| TJA1466CHG  |          | 6                                                            |           |  |  |  |

# 4 Block diagram



# 5 Pinning information

# 5.1 Pinning



### 5.2 Pin description

#### Table 2. Pin description

| Symbol             | Pin | Type <sup>[1]</sup> | Description                                                                                                |  |  |
|--------------------|-----|---------------------|------------------------------------------------------------------------------------------------------------|--|--|
| TXD                | 1   | I                   | transmit data input                                                                                        |  |  |
| GND <sup>[2]</sup> | 2   | G                   | ground                                                                                                     |  |  |
| VCC                | 3   | Р                   | 5 V supply voltage input                                                                                   |  |  |
| RXD                | 4   | 0                   | receive data output                                                                                        |  |  |
| VIO                | 5   | Р                   | supply voltage input for I/O level adapter                                                                 |  |  |
| SDO                | 6   | I I                 | SPI data output                                                                                            |  |  |
| INH                | 7   | AO                  | inhibit output for switching external voltage supplies or indicating wake-up from Sleep mode (active-HIGH) |  |  |
| LIMPFSO_N          | 8   | AO                  | limp home fail-safe output (active-LOW)                                                                    |  |  |
| RST_N              | 9   | I/O                 | reset input/output (active-LOW)                                                                            |  |  |
| SCK                | 10  |                     | SPI clock input                                                                                            |  |  |
| WAKE               | 11  | AI                  | local wake-up input                                                                                        |  |  |
| VBAT               | 12  | Р                   | battery supply voltage input                                                                               |  |  |
| SDI                | 13  |                     | SPI data input                                                                                             |  |  |
| CANL               | 14  | AIO                 | LOW-level CAN bus line                                                                                     |  |  |
| CANH               | 15  | AIO                 | HIGH-level CAN bus line                                                                                    |  |  |
| SCSN               | 16  | I                   | SPI chip select input (active-LOW)                                                                         |  |  |
| GPIO1              | 17  | I/O                 | general purpose input/output 1                                                                             |  |  |

# **NXP Semiconductors**

#### CAN SIC transceiver with partial networking and advanced system monitoring

#### Table 2. Pin description...continued

| Symbol | Pin | Type <sup>[1]</sup> | Description                    |
|--------|-----|---------------------|--------------------------------|
| GPIO2  | 18  | I/O                 | general purpose input/output 2 |

 I: digital input; O: digital output; I/O: digital input/output; AI: analog input; AO: analog output; AIO: analog input/output; P: power supply; G: ground.
 DHVQFN18 package die supply ground is connected to both the GND pin and the exposed center pad. The GND pin must be soldered to board ground. For enhanced thermal and electrical performance, it is also recommended to solder the exposed center pad to board ground.

# 6 Functional description

# 6.1 Supply

| Table 3. Su      | pply description                                                                                        |
|------------------|---------------------------------------------------------------------------------------------------------|
| Supply           | Description                                                                                             |
| V <sub>BAT</sub> | Main supply for the device, needed for all internal processes; supplies the CAN receivers               |
| V <sub>CC</sub>  | Supply for the CAN transmitter and for bus biasing in Normal mode                                       |
| V <sub>IO</sub>  | Reference level for the digital interface pins TXD and RXD, the SPI interface, TXEN_N and the GPIO pins |

# 6.2 System operating modes

<u>Table 4</u> contains a summary of the finite state machine (FSM\_MAIN) operating modes. A mode transition diagram is shown in <u>Figure 3</u>. Mode changes are completed after transition time  $t_{t(moch)}$ . Abbreviations used in the mode transition diagram are defined in <u>Table 5</u>.

| Operating mode | Description                                                                                                                                                                                                                                                                                                                                |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Off            | The device switches to Off mode and is deactivated as a result of a low supply level on pin VBAT.                                                                                                                                                                                                                                          |
| Boot           | The device starts up in Boot mode and loads the configuration (it switches to Check_SNM mode after t <sub>startup</sub> ).                                                                                                                                                                                                                 |
| BootFail       | The device switches to BootFail mode when booting was unsuccessful due to an internal failure (pin LIMPFSO_N is driven LOW).                                                                                                                                                                                                               |
| Check_SNM      | The CAN bus is checked for a dominant state meeting Start-to-Normal mode (SNM) transition conditions.                                                                                                                                                                                                                                      |
| Reset          | When an internal failure is detected, the device switches to Reset mode and forces the bidirectional reset pin LOW (for $t_{d(rst)}$ ). The device also switches to Reset mode when the reset pin is forced LOW externally (for $t_{fltr(rst)}$ ).                                                                                         |
| Standby        | Standby mode is the first-level low-power mode of the transceiver. In this mode, pin INH is driven HIGH.                                                                                                                                                                                                                                   |
| Sleep          | Sleep mode is the second-level low-power mode of the transceiver. In this mode, pin INH is high-<br>Z and is typically used to shut down the power supply to the host controller. Wake-up requests via<br>the CAN bus or the local WAKE pin can be received in Sleep mode (if associated interrupts are<br>enabled; see <u>Table 42</u> ). |
| ListenOnly     | In ListenOnly mode, only the CAN receiver is active.                                                                                                                                                                                                                                                                                       |
| Normal         | Full transceiver and receiver capability is enabled in Normal mode.                                                                                                                                                                                                                                                                        |

Table 4. FSM\_MAIN operating modes

#### Table 5. State diagram legend

| Category                       | Abbreviation        | Definition                                                                                                                                          |  |  |
|--------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VBAT pin status                | BAT_UV              | $V_{BAT} < V_{uvd(VBAT)}$ for t > t <sub>det(uv)VBAT</sub>                                                                                          |  |  |
|                                | BAT_OK              | $V_{BAT} > V_{uvd(VBAT)}$ for t > t <sub>rec(uv)VBAT</sub>                                                                                          |  |  |
| Memory check during boot phase | BOOT_OK             | passed internal memory consistency check                                                                                                            |  |  |
|                                | BOOT_FAIL           | failed internal memory consistency check; after 3rd fail pin LIMPFSO_N goes LOW                                                                     |  |  |
| Start-to-Normal mode check     | NO_SNM              | CAN bus recessive in CHECK_SNM mode; device<br>switches to Standby mode (MC = Standby); SDM = 0                                                     |  |  |
|                                | SNM                 | CAN bus must remain dominant for t > t <sub>t(snm)</sub> after<br>entering Check_SNM mode; device switches to<br>Normal mode (MC = Normal); SDM = 1 |  |  |
| Wake-up request status         | WAKEUP              | valid local (WAKE) or remote (WUP/WUF) wake trigger received                                                                                        |  |  |
|                                | NO_WAKEUP           | no valid local or remote wake trigger received                                                                                                      |  |  |
| Wake-up source selection       | WAKESOURCE_SELECTED | local (WAKE/GPIO) and/or remote wake-up source selected                                                                                             |  |  |
| Temperature status             | NO_OVERTEMP         | $T_j < T_{j(sd)rel}$                                                                                                                                |  |  |
|                                | OVERTEMP            | $T_j > T_{j(sd)}$                                                                                                                                   |  |  |
| Watchdog status                | INCR_FC             | increment watchdog counter (WDFC)                                                                                                                   |  |  |
|                                | WD_ACT              | watchdog active (SDM = 0)                                                                                                                           |  |  |
|                                | WD_SDM              | watchdog inactive (SDM = 1); device in software development mode                                                                                    |  |  |
|                                | FAILSAFE            | enters Fail-safe mode                                                                                                                               |  |  |
| Sleep mode control             | SLEEP_ENABLED       | SLEEPDIS = 0                                                                                                                                        |  |  |
| Mode select                    | MC_NORMAL           | Normal mode (MC = 1111)                                                                                                                             |  |  |
|                                | MC_STANDBY          | Standby mode (MC = 0110)                                                                                                                            |  |  |
|                                | MC_SLEEP            | Sleep mode (MC = 0001)                                                                                                                              |  |  |
|                                | MC_LISTENONLY       | ListenOnly mode (MC = 1000)                                                                                                                         |  |  |



A battery undervoltage overrides all other transitions, indicated by '1' (priority 1) in the state diagram (Figure 3). A transition from Normal, Standby or ListenOnly to Reset mode has priority 2. All other state transitions, which are mutually exclusive, have lower priority.

When the device powers up, the CAN bus is checked (in Check\_SNM mode) for a bus dominant condition lasting longer than the start normal mode transition time ( $t_{(snm)}$ ). When this condition is met (SNM), the devices

switches to Normal mode via Reset mode, without the need for an SPI mode change command, and bit SDM = 1 (Software Development mode enabled and watchdog disabled; see Section 6.5.1).

# 6.2.1 Pin and functional block states per operating mode

| Table 6.   | Pin state per operating mode |  |
|------------|------------------------------|--|
| All suppli | es within operating range.   |  |

| Pin           | Off/Boot/<br>Check_SNM | BootFail | Reset                                                                 | Sleep                                                                   | Standby                                                               | ListenOnly                    | Normal                        |
|---------------|------------------------|----------|-----------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------|-------------------------------|
| TXD           | high-Z                 | high-Z   | pull-up to<br>V <sub>IO</sub>                                         | pull-up to<br>V <sub>IO</sub>                                           | pull-up to<br>V <sub>IO</sub>                                         | pull-up to<br>V <sub>IO</sub> | pull-up to<br>V <sub>IO</sub> |
| RXD           | high-Z                 | high-Z   | V <sub>IO</sub> or<br>GND when<br>interrupt<br>pending <sup>[1]</sup> | V <sub>IO</sub> or<br>GND when<br>interrupt<br>pending <sup>[1]</sup> . | V <sub>IO</sub> or<br>GND when<br>interrupt<br>pending <sup>[1]</sup> | CAN bus<br>status             | CAN bus<br>status             |
| SDO           | high-Z                 | high-Z   | high-Z                                                                | high-Z                                                                  | high-Z when<br>SCSN HIGH                                              | high-Z when<br>SCSN HIGH      | high-Z when<br>SCSN HIGH      |
| INH           | high-Z                 | high-Z   | V <sub>BAT</sub>                                                      | high-Z                                                                  | V <sub>BAT</sub>                                                      | V <sub>BAT</sub>              | V <sub>BAT</sub>              |
| LIMPFSO_N     | 1                      |          | 7.4                                                                   | 6                                                                       | 2                                                                     | 1                             |                               |
| LIMPFSOC = 00 | high-Z <sup>[2]</sup>  | GND      | high-Z                                                                | high-Z                                                                  | high-Z                                                                | high-Z                        | high-Z                        |
| LIMPFSOC = 01 | GND                    | GND      | GND                                                                   | GND                                                                     | GND                                                                   | GND                           | GND                           |
| LIMPFSOC = 10 | GND                    | GND      | GND                                                                   | GND                                                                     | V <sub>IO</sub>                                                       | V <sub>IO</sub>               | V <sub>IO</sub>               |
| LIMPFSOC = 11 | GND                    | GND      | GND                                                                   | GND                                                                     | V <sub>IO</sub>                                                       | V <sub>IO</sub>               | V <sub>IO</sub>               |
| RST_N         | GND                    | GND      | GND                                                                   | GND                                                                     | pull-up to<br>V <sub>IO</sub>                                         | pull-up to<br>V <sub>IO</sub> | pull-up to<br>V <sub>IO</sub> |
| SCK           | high-Z                 | high-Z   | repeater                                                              | repeater                                                                | repeater                                                              | repeater                      | repeater                      |
| SDI           | high-Z                 | high-Z   | repeater                                                              | repeater                                                                | repeater                                                              | repeater                      | repeater                      |
| SCSN          | high-Z                 | high-Z   | pull-up to<br>V <sub>IO</sub>                                         | pull-up to<br>V <sub>IO</sub>                                           | pull-up to<br>V <sub>IO</sub>                                         | pull-up to<br>V <sub>IO</sub> | pull-up to<br>V <sub>IO</sub> |
| GPIO1         | high-Z                 | high-Z   | GPIO                                                                  | GPIO                                                                    | GPIO                                                                  | GPIO                          | GPIO                          |
| GPIO2         | high-Z                 | high-Z   | GPIO                                                                  | GPIO                                                                    | GPIO                                                                  | GPIO                          | GPIO                          |

Interrupt pending: at least one bit set in one or more interrupt status registers (see <u>Section 6.12.12</u>). GND when Boot entered through BootFail. [1]

[2]

| Table 7. | Functional  | state | per S | vstem o | operating | mode |
|----------|-------------|-------|-------|---------|-----------|------|
| 10010 11 | i anotional | oraro | P0. 0 | ,       | oporating |      |

| Function | SPI<br>configuration | Off/Boot/Boot<br>Fail/Check_<br>SNM | Reset                              | Sleep                              | Standby                            | ListenOnly                           | Normal                                                     |
|----------|----------------------|-------------------------------------|------------------------------------|------------------------------------|------------------------------------|--------------------------------------|------------------------------------------------------------|
| SPI      | 4 ()                 | off                                 | off                                | off                                | on                                 | on                                   | on                                                         |
| CAN      |                      | high-Z                              | GND or<br>2.5 V bias<br>(autobias) | GND or<br>2.5 V bias<br>(autobias) | GND or<br>2.5 V bias<br>(autobias) | 2.5 V bias<br>and receiver<br>active | 2.5 V<br>bias and<br>transmitter<br>and receiver<br>active |

| Function                | SPI<br>configuration | Off/Boot/Boot<br>Fail/Check_<br>SNM | Reset | Sleep | Standby                            | ListenOnly | Normal |
|-------------------------|----------------------|-------------------------------------|-------|-------|------------------------------------|------------|--------|
| Local wake-<br>up       |                      | off                                 | on    | on    | on                                 | on         | on     |
| CAN wake-               | PNCOK = 0            | off                                 | off   | on    | on                                 | off        | off    |
| up                      | PNCOK = 1            | off                                 | off   | off   | off                                | off        | off    |
| Watchdog                | SDM = 1              | off                                 | off   | off   | off                                | off        | off    |
|                         | SDM = 0<br>WDOFF = 1 | off                                 | off   | off   | stopped/<br>timeout <sup>[1]</sup> | window     | window |
|                         | SDM = 0<br>WDOFF = 0 | off                                 | off   | off   | timeout                            | window     | window |
| Partial                 | PNCOK = 0            | off                                 | off   | off   | off                                | off        | off    |
| networking              | PNCOK = 1            | off                                 | on    | on    | on                                 | on         | on     |
| Overtemp <sup>[2]</sup> |                      | off                                 | off   | off   | off                                | off        | on     |

Table 7. Functional state per System operating mode...continued

[1] Stopped in WD\_RES mode in FS\_FSM (see Figure 4) if no interrupt pending on RXD; timeout if interrupt pending on RXD.

[2] Overtemperature detection remains active after a transition from Normal mode to ListenOnly mode due to an overtemperature condition.

#### 6.2.2 Local wake-up via the WAKE pin

The device monitors the WAKE pin and can be configured to respond on a rising and/or falling edge:

- A WPR interrupt is generated on a rising edge if WPRE = 1 (see Table 42)
- A WPF interrupt is generated on a falling edge if WPFE = 1 (see <u>Table 42</u>)

The wake-up detection filter time, the pulse width needed to trigger a wake-up event ( $t_{wake}$ ), is configured via bit WFC in <u>Table 41</u>. The WAKE pin status can be read via bit WPS in the System status register (<u>Table 17</u>). The GPIO pins can also be configured as V<sub>IO</sub> level wake pins (see <u>Section 6.10</u>).

# 6.3 Fail-safe operating modes

Depending on the configuration, a single or continuous violation of one or more monitored functions will trigger the device to enter FSM\_FS Fail-safe mode from FSM\_MAIN Reset mode. The following functions are monitored:

- V<sub>IO</sub> undervoltage or overvoltage
- Incorrect serving of the watchdog
- Reset pin (RST\_N) clamped HIGH during the reset process or clamped LOW at any time
- Reset process timeout (> t<sub>to(rst)</sub>)
- Fail-safe counter overflows

| Operating mode | Description                                                                                  |                                      |
|----------------|----------------------------------------------------------------------------------------------|--------------------------------------|
| Reset_IDLE     | Reset pin (RST_N) is pulled LOW; waiting for FSM_MAIN to enter Reset r                       | node                                 |
| Reset_INIT     | Reset pin (RST_N) is pulled LOW when the reset process is initiated; reset ( $t_{to(rst)}$ ) | t timeout timer started              |
| Reset_TIM      | Reset pin (RST_N) held low for t <sub>d(rst)</sub>                                           |                                      |
| Reset_REL      | Reset process completed and RST_N pin released (set HIGH)                                    |                                      |
| TJA1466        | All information provided in this document is subject to legal disclaimers.                   | © 2023 NXP B.V. All rights reserved. |

#### Table 8. FSM\_FS operating modes

#### Table 8. FSM\_FS operating modes...continued

| Operating mode | Description                                                                                                                                                    |  |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| WD_SDM         | The watchdog is off because the device is in Software Development mode                                                                                         |  |  |
| WD_ACT         | The watchdog is active                                                                                                                                         |  |  |
| WD_RES         | The watchdog timer is reset                                                                                                                                    |  |  |
| WD_RES_F       | The watchdog timer is reset after a false watchdog trigger or due to a watchdog timer overflow. In this mode, the watchdog fail counter (WDFC) is incremented. |  |  |
| Fail-safe      | LIMPFSO_N output enabled                                                                                                                                       |  |  |
| INCR_FC        | Increment failure counter                                                                                                                                      |  |  |

#### Table 9. State diagram legend

| Category                   | Abbreviation             | Definition                                                                                                               |  |  |
|----------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>IO</sub> monitoring | VIO_OV_LONG              | $V_{IO} > V_{ovd(VIO)}$ for t > t <sub>det(ov)long</sub>                                                                 |  |  |
|                            | VIO_OK                   | $(V_{IO} < V_{ovd(VIO)} \text{ for } t > t_{rec(ov)}) \text{ AND } (V_{IO} > V_{uvd(VIO)} \text{ for } t > t_{rec(uv)})$ |  |  |
|                            | VIO_NOK                  | $(V_{IO} < V_{uvd(VIO)} \text{ for } t > t_{det(uv)}) \text{ OR } (V_{IO} > V_{ovd(VIO)} \text{ for } t > t_{det(ov)})$  |  |  |
| Interrupt handling         | INTERRUPT_PENDING        | interrupt pending on RXD                                                                                                 |  |  |
|                            | NO_INTERRUPT_<br>PENDING | no interrupt pending on RXD                                                                                              |  |  |
| RSTN monitoring            | RSTN_TIMEOUT             | $t > t_{to(rst)}$                                                                                                        |  |  |
|                            | RSTN_DELAY               | $t > t_{d(rst)}$                                                                                                         |  |  |
| Sleep mode control         | SLEEP_DISABLED           | SLEEPDIS = 1                                                                                                             |  |  |
|                            | SLEEP_ENABLED            | SLEEPDIS = 0                                                                                                             |  |  |



# TJA1466

#### CAN SIC transceiver with partial networking and advanced system monitoring



All state transitions, which are mutually exclusive, are prioritized as indicated (priority 1 to 4).

### 6.4 CAN operating modes

Table 10 contains a summary of the CAN finite state machine (FSM\_CAN) operating modes. A mode transition diagram is shown in Figure 5. Abbreviations used in the mode transition diagram are defined in Table 11.

| Table 10. CAN ope | rating modes                                                                                                           |
|-------------------|------------------------------------------------------------------------------------------------------------------------|
| Operating mode    | Description                                                                                                            |
| CAN Off           | The CAN transceiver is disconnected from the bus (high-Z)                                                              |
| CAN Offline       | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) on the bus                        |
| CAN OfflineBias   | The CAN transceiver is in a low-power mode, able to react to a wake-up pattern (WUP) or wake-up frame (WUF) on the bus |
| CAN ListenOnly    | Only the CAN receiver is active, the RXD pin reflects the CAN bus status and is able to capture a wake-up frame (WUF)  |
| CAN Active        | The CAN transceiver is active and able to capture a wake-up frame (WUF).                                               |

# Table 11. State diagram legend

| Category       | Abbreviation | Definition                                    |
|----------------|--------------|-----------------------------------------------|
| CAN bus events | BUSSILENCE   | CAN bus idle for t > t <sub>to(silence)</sub> |
|                | WUP          | valid CAN wake-up pattern detected            |
| VCC pin status | VCC_OK       | $V_{CC} > V_{uvd(VCC)}$ for t > $t_{rec(uv)}$ |
|                | VCC_UV       | $V_{CC} < V_{uvd(VCC)}$ for t > $t_{det(uv)}$ |



# **NXP Semiconductors**

# TJA1466

CAN SIC transceiver with partial networking and advanced system monitoring



All transitions are mutually exclusive. A battery undervoltage overrides any transition, indicated by '1' (priority 1) in Figure 5.

### 6.4.1 Functional block state per CAN operating mode

| Table 12. Functional block state per CAN operating mode |                      |         |             |                     |                    |                       |
|---------------------------------------------------------|----------------------|---------|-------------|---------------------|--------------------|-----------------------|
| Block                                                   | SPI<br>configuration | CAN Off | CAN Offline | CAN Offline<br>Bias | CAN Listen<br>Only | CAN Active            |
| CAN transmitter                                         | LPL = 0              | off     | off         | off                 | recessive          | active <sup>[1]</sup> |
| Q                                                       | LPL = 1              | off     | off         | off                 | off                | active <sup>[1]</sup> |
| CAN receiver                                            |                      | off     | off         | off                 | active             | active                |

| Table 12. | Functional | block state | e per CAN | operating mode |
|-----------|------------|-------------|-----------|----------------|
|           | i unouonui | bioon orare | por orait | oporating mode |

| Block    | SPI<br>configuration       | CAN Off | CAN Offline | CAN Offline<br>Bias                    | CAN Listen<br>Only                     | CAN Active         |
|----------|----------------------------|---------|-------------|----------------------------------------|----------------------------------------|--------------------|
| CAN bias | VBATVCC = 1                | high-Z  | GND         | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2 |
|          | LPL = 0 and<br>VBATVCC = 0 | high-Z  | GND         | 2.5 V derived<br>from V <sub>BAT</sub> | V <sub>CC</sub> /2                     | V <sub>CC</sub> /2 |
|          | LPL = 1 and<br>VBATVCC = 0 | high-Z  | GND         | 2.5 V derived<br>from V <sub>BAT</sub> | 2.5 V derived<br>from V <sub>BAT</sub> | V <sub>CC</sub> /2 |

 Table 12. Functional block state per CAN operating mode...continued

[1] If GPIOx is configured as TXEN\_N and HIGH, status will be recessive.

#### 6.4.2 CAN wake-up

The TJA1466 supports remote wake-up via a CAN wake-up pattern (WUP) or selective wake-up via a CAN wake-up frame (WUF).

#### 6.4.2.1 CAN wake-up pattern (WUP)

The CAN wake-up pattern (WUP) is used for two purposes:

- To activate CAN biasing in CAN Offline mode (transition from CAN offline to CAN OfflineBias)
- To trigger a CAN wake-up event

The following conditions must be met to trigger a wake-up event via a CAN WUP:

- The CAN transceiver is in CAN Offline or CAN OfflineBias mode
- CAN wake-up enabled (CWE = 1)
- CAN wake-up frame detection (WUF) deactivated (CPNC = 0 or PNCOK = 0)

The TJA1466 supports both the standard (ISO11898-2:2016) and the extended (anticipated from the ISO11898-2:2023 update) wake-up patterns (see <u>Figure 6</u> and <u>Figure 7</u>). The WUP is selected via bit CWC in the CAN configuration register (<u>Table 19</u>).

The wake-up pattern consists of:

[ISO11898-2:2016 standard WUP]

- a dominant phase of at least t<sub>wake(busdom)</sub> followed by
- a recessive phase of at least  $t_{\text{wake}(\text{busrec})}$  followed by
- a dominant phase of at least t<sub>wake(busdom)</sub>

[ISO11898-2:2023 WUP extension]

followed by a recessive phase of at least twake(busrec)

Dominant or recessive bits between the phases shorter than  $t_{wake(busdom)}$  or  $t_{wake(busrec)}$ , respectively, are ignored.

The complete dominant-recessive-dominant (standard WUP) or dominant-recessive-dominant-recessive (WUP extension) pattern must be received within  $t_{to(wake)bus}$  to be recognized as a valid wake-up pattern (see Figure 6 and Figure 7). Otherwise, the internal wake-up logic is reset. The complete wake-up pattern then needs to be retransmitted to trigger a wake-up event.

CONFIDENTIAL



Figure 6. Standard wake-up pattern in Sleep mode with CWE = 1, PNCOK = 0 and CWC = 0



# 6.4.2.2 CAN wake-up frame (WUF)

CAN partial networking through selective wake-up detection allows a device in a CAN network to be selectively woken up in response to a dedicated wake-up frame (WUF) on the CAN bus.

Selective wake-up detection uses one of two filtering methods:

| TJA1466              | All information provided in this document is subject to legal disclaimers. | © 2023 NXP B.V. All rights reserved. |
|----------------------|----------------------------------------------------------------------------|--------------------------------------|
| Objective data sheet | Rev. 0.3 — 14 June 2023                                                    |                                      |
| CONFIDENTIAL         |                                                                            | 17 / 73                              |

- Identifier-only filtering (PNDM = 0)
- Identifier + data mask filtering (PNDM = 1)

The following conditions must be met to enable CAN WUF functionality:

- The FSM\_CAN is in CAN OfflineBias, CAN ListenOnly, or CAN Active mode
- CAN wake-up enabled (CWE = 1)
- CAN partial networking configured correctly (PNCOK = 1)
- CAN partial networking enabled (CPNC = 1)
- No CAN partial networking error detected (CPNERRS = 0)

The TJA1466 clears PNCOK after a further write access to one or more of the CAN partial networking configuration registers:

- Partial networking data rate and filter configuration register (Table 36)
- Partial networking frame control register (Table 35)
- Partial networking data mask registers (Table 34)
- Partial networking ID registers (Table 32)
- Partial networking ID mask registers (Table 33)
- Partial networking and CAN configuration register (Table 37)

Storing a new configuration involves multiple write cycles to the registers; setting PNCOK signals to the device that the configuration has been loaded.

The arbitration bit rate is selected via bits CDR (see <u>Table 36</u>). CAN bit rates of 50 kbit/s, 100 kbit/s, 125 kbit/s, 250 kbit/s, 500 kbit/s, 667 kbit/s and 1000 kbit/s are supported during selective wake-up, with a limited set of IDs at 1000 kbit/s.

#### 6.4.2.2.1 Identifier matching

The wake-up frame format, standard (11-bit) or extended (29-bit) identifier, is selected via bit IDE in the frame control register (<u>Table 35</u>).

- IDE = 0: standard CBFF (classical base frame format, 11-bit)
- IDE = 1: extended CEFF (classical extended frame format, 29-bit)

A valid WUF identifier is defined and stored in the ID registers (<u>Table 32</u>). An ID mask can be defined to exclude selected bits from being evaluated during WUF detection. The ID mask is defined in the mask registers (<u>Table 33</u>), where a 1 means 'don't care'.

When PNDM = 0, a valid wake-up frame is detected and a wake-up event is captured (CAN wake-up interrupt generated; see <u>Table 45</u>) when:

- the identifier field in the received wake-up frame matches the pattern in the ID registers (excluding the masked bits)
- the frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2016 (including CRC and CRC delimiter)

#### 6.4.2.2.2 Data field matching

In addition to the identifier field, the data field in the CAN frame is also evaluated during WUF detection when PNDM = 1.

The data field indicates the nodes to be woken up. Within the data field, groups of nodes can be pre-defined and associated with bits in a data mask. By comparing the incoming data field with the data mask, multiple groups of nodes can be woken up simultaneously with a single wake-up message.

TJA1466

The data length code (bits DLC in the frame control register; <u>Table 35</u>) determines the number of data bytes expected (between 0 and 8) in the data field of a CAN wake-up frame. If one or more data bytes are expected (DLC  $\neq$  0000), at least one bit in the data field of the received wake-up frame must be set to 1 and at least one equivalent bit in the associated data mask register in the transceiver (see <u>Table 34</u>) must also be set to 1 for a successful wake-up. Each matching pair of 1s indicates a group of nodes to be activated (since the data field is up to 8 bytes long, up to 64 groups of nodes can be defined).

If DLC = 0000, a node will wake up if the WUF contains a valid identifier and the received data length code is 0000, regardless of the values stored in the data mask (the data field is not evaluated when DLC = 0000). If DLC  $\neq$  0000 and all data mask bits are set to 0, the device cannot be woken up via the CAN bus (note that all data mask bits are set to 1 by default; see <u>Table 34</u>). If a WUF contains a valid ID but the DLCs (in the Frame control register and in the WUF) don't match, the data field is ignored and no nodes are woken up.

Remote frames do not contain data, but request data and can have a DLC  $\neq$  0000; so remote frames are not supported when PNDM = 1. If remote frames need to trigger a wake-up, identifier-only filtering should be selected (PNDM = 0).

When PNDM = 1, a WUF is detected when the following conditions are met:

- The identifier field in the received wake-up frame matches the pattern and format in the ID registers (<u>Table 32</u>), excluding masked bits.
- The received CAN frame is not a Remote frame.
- The received data length code matches the DLC setting in the frame control register (Table 35).
- DLC ≠ 0000 and at least one bit in the data field of the received frame is set with the corresponding bit in the associated data mask register (<u>Table 34</u>) also set.
- The frame is a valid CBFF or CEFF frame according to the ISO 11898-1:2016 (including CRC and CRC delimiter).



#### 6.4.2.2.3 WUF error processing

If the TJA1466 receives a CAN message containing a protocol error (e.g. a 'stuffing error') transmitted in advance of the ACK field, an internal error counter is incremented. If a classical CAN message (CBFF or CEFF) is received without any errors appearing in front of the ACK field, the counter is decremented. Data received after the CRC delimiter and before the next SOF is ignored by the CAN wake-up frame detector module. If the counter overflows (counter > 31), a frame detect error is captured (PNFDER = 1) and the device wakes up.

The error counter value can be read via bits PN\_ERR\_ERROR\_COUNT (<u>Table 31</u>). The counter is reset to zero when no activity is detected on the CAN bus for  $t_{to(silence)}$  or selective wake-up detection is disabled (CPNC = 0). The status, whether the last frame was decoded successfully, can be determined via bit LFDS in the partial networking status register (<u>Table 30</u>).

If selective wake-up is disabled (CPNC = 0) or partial networking is not configured correctly (PNCOK = 0), wake-up will be performed as described in <u>Section 6.4.2.1</u>.

#### 6.4.2.2.4 CAN FD passive and CAN XL passive

CAN frames in the ISO 11898-1:2016 compliant FD base frame format (FBFF) or FD extended frame format (FEFF), or the upcoming CAN XL frame format (XLFF), are not supported for selective wake-up. The device can be configured to tolerate these frames or treat them as invalid frames via bit PNECC in the partial networking control register (Table 37).

With PNECC = 0, the error counter is incremented when an FBFF, FEFF or XLFF frame is received. FBFF, FEFF and XLFF frames are ignored when PNECC = 1 and the error counter is not affected.

CAN FD tolerance is supported as described in the ISO11898-2 standard (bit filter 1 and bit filter 2). The TJA1466 also supports additional bit filter settings for higher data rates up to 8 Mbit/s (see bit IDFS in <u>Table 36</u>).

For CAN XL FAST mode (CiA 610-3) tolerance, CAN XL level-scheme detection must be enabled to prevent the new CAN XL voltage scheme being misinterpreted as bus idle. CAN XL FAST mode tolerance is enabled by setting CXLDE to 1.

# 6.5 Watchdog

A challenger (Q&A) watchdog is provided to supervise the application software running on the host controller.

The watchdog operates in Window or Timeout mode:

- The watchdog will be in Timeout mode while the device is in Standby mode. In Timeout mode, the watchdog can be (re-)triggered at any time within a defined watchdog period by a correct answer to the watchdog question. The watchdog period is set via bits WDP in the Watchdog configuration register (<u>Table 25</u>).
- The watchdog will be in Window mode while the device is in Normal or ListenOnly mode. In Window mode, the watchdog can be (re-)triggered at any time during the second half of the watchdog period by a correct answer to the watchdog question.

A valid watchdog trigger needs a watchdog question to be answered via the SPI meeting the following conditions;

- The answer (WDA) is the bitwise inverse of the question (WDQ)
- The SPI transfer is valid (no SPIF)
- The answer is scheduled in the correct time frame as dictated by the watchdog

The watchdog question can be read via bits WDQ and the reply needs to be written to WDA (see <u>Table 27</u> and <u>Table 28</u>).

An invalid watchdog trigger is detected when:

an incorrect answer is written to bits WDA

- the watchdog is not triggered within the defined time window (watchdog timer overflow)
- the watchdog is triggered in the first half of the watchdog period while the watchdog is running in window mode

Both valid and invalid watchdog triggers reset the watchdog timer and generate a new watchdog question. The watchdog fail counter (WDFC) is incremented when an invalid watchdog trigger is detected. WDFC = 2 by default. The fail-safe counter (FSCC, see <u>Table 38</u>) is incremented when the watchdog fail counter overflows (WDFC = 3).

#### 6.5.1 Software Development mode

Software Development mode (SDM) is provided for test purposes and is typically used during the software development phase. The watchdog is inactive in Software Development mode. The SDM status, active or inactive, can be read via bit SDM in the system status register (<u>Table 17</u>).

In Software Development mode, reset generation via the watchdog can be disabled via bit WDD in the Watchdog configuration register (<u>Table 25</u>). When SDM = 0 (watchdog active), bit WDD can be cleared (watchdog debug disable) but not set (remains 0). When data is written to the WDA register, bit SDM is cleared and normal operation resumes. When WDD = 1, a watchdog failure does not trigger the reset process.

# 6.6 Interrupt processing

A number of events can be captured and reported to the host via the interrupt mechanism. Pin RXD is used to signal an interrupt event in Standby or Sleep mode. Two options are supported:

- RXDINTC = 0: RXD goes LOW when a wake-up or power-on interrupt is pending
- RXDINTC = 1: RXD goes LOW when any interrupt is pending

Interrupts are enabled individually via dedicated bits in the interrupt enable registers (see <u>Section 6.12.12</u>). When an interrupt is generated, pin RXD goes LOW to alert the host. The host can then determine which event triggered the interrupt by polling the interrupt status registers. PO and PNFDER interrupts are always enabled; so they do not have associated interrupt enable bits.

Interrupts are cleared by writing 1 (W1C) to the relevant interrupt status bits. Clearing an interrupt does not necessarily mean the event that triggered the interrupt has been resolved. If there is a collision, setting the interrupt takes precedence over clearing the interrupt.

#### 6.7 Device ID

A byte is reserved in the register map for the unique device identification code; see bit IDS in Table 51.

#### 6.8 Lock control

Sections of the register address area can be write-protected to prevent unintended modifications. Note that this facility only protects locked bits from being modified via the SPI and will not prevent the TJA1466 updating registers. Sections that can be locked are detailed in <u>Section 6.12.13</u>.

#### 6.9 General-purpose memory

The TJA1466 allocates 4 bytes of memory to store user information. The general-purpose registers can be accessed via the SPI at address 0xFF0 to 0xFF3 (see <u>Section 6.12.14</u>). The general-purpose registers are not cleared during a software reset.

# 6.10 GPIO pins

The TJA1466 contains two configurable general-purpose I/O pins that can be assigned to a number of functions (see <u>Table 23</u> and <u>Table 24</u>).

The GPIOs can be individually configured as digital input, output or inactive (repeater) pins:

- input options: floating, pull-up, pull-down or repeater
- output options:
  - push-pull
  - open-drain high-side driver
  - high-side driver plus weak pull-down
  - open-drain low-side driver
  - low-side driver plus weak pull-up

For a number of functions, the GPIO pins can be configured as active-HIGH or active-LOW, selected via bits GPPx in <u>Table 21</u>.

| GPIO function                                               | Description                                                                                                                                                                                                                                                                  |  |  |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Digital input, output or inactive                           | - 78 7 0                                                                                                                                                                                                                                                                     |  |  |
| TXEN_N input                                                | CAN transmitter disabled when GPIO pin driven HIGH                                                                                                                                                                                                                           |  |  |
| NT_N interrupt output                                       | active-LOW by default (GPPx = 0); LOW signals an interrupt is pending                                                                                                                                                                                                        |  |  |
| Additional RXD output (RXD2)                                | <ul> <li>GPIO1 only, two options:</li> <li>CAN bus forwarded to both RXD and RXD2 (via GPIO1) outputs</li> <li>CAN bus forwarded to RXD2 only; RXD forced HIGH</li> </ul>                                                                                                    |  |  |
| Additional TXD digital interface<br>TXD2)                   | <ul> <li>GPIO2 only, two options:</li> <li>TXD and TXD2 (via GPIO2) data fed to the CAN bus - the CAN bus will be recessive only when both TXD and TXD2 are HIGH</li> <li>only TXD2 enabled (TXD input ignored) - the CAN bus is driven dominant when TXD2 is LOW</li> </ul> |  |  |
| V <sub>CC</sub> undervoltage status output ◯                | active-HIGH by default (configurable via GPPx), HIGH indicates $V_{CC}$ undervoltage detected (UVCCS)                                                                                                                                                                        |  |  |
| TXD dominant status output                                  | active-HIGH by default (configurable via GPPx), HIGH indicates TXD clamped dominant (TXDDOMS)                                                                                                                                                                                |  |  |
| TXD2 dominant status output                                 | active-HIGH by default (configurable via GPPx), HIGH indicates TXD2 clamped dominant (TXD2DOMS) - GPIO1 only                                                                                                                                                                 |  |  |
| CAN WUP detect status output                                | active-HIGH by default configurable via GPPx), HIGH indicates WUP detected                                                                                                                                                                                                   |  |  |
| CAN WUF detect status output                                | active-HIGH by default (configurable via GPPx), HIGH indicates WUF detected                                                                                                                                                                                                  |  |  |
| CAN bus biasing status output                               | active-HIGH by default (configurable via GPPx), HIGH indicates bus biasing is active                                                                                                                                                                                         |  |  |
| WAKE pin rising edge detect output                          | active-HIGH by default (configurable via GPPx), HIGH indicates rising edge detected on WAKE pin                                                                                                                                                                              |  |  |
| WAKE pin falling edge detect output                         | active-HIGH by default (configurable via GPPx), HIGH indicates falling edge detected on WAKE pin                                                                                                                                                                             |  |  |
| CAN in Active mode and ready to ransmit status output (CTS) | active-HIGH by default (configurable via GPPx), HIGH if CAN in Active mode                                                                                                                                                                                                   |  |  |
| CAN in ListenOnly mode status                               | active-HIGH by default (configurable via GPPx), HIGH if CAN in ListenOnly mode                                                                                                                                                                                               |  |  |

#### Table 13. Configurable GPIO functions

| GPIO function                    | Description                                                            |
|----------------------------------|------------------------------------------------------------------------|
| Low-voltage wake-up input        | wake-up on rising, falling or both edges on GPIO pin                   |
| INH2: low-voltage inhibit output | active-HIGH by default (configurable via GPPx), HIGH if INH2 activated |

Table 13. Configurable GPIO functions ... continued

The status of the GPIO pins, HIGH or LOW, can be read via bits GPIOxS in the GPIO status register (Table 22).

# 6.11 Failure handling

The TJA1466 incorporates a number of safety features used for error detection and processing.

# 6.11.1 TXD dominant timeout

A LOW level on pin TXD (or on GPIO2 in TJA1466B when configured as a second TXD input, see Section 6.10) persisting longer than  $t_{to(dom)TXD}$  releases the bus lines to recessive state. This feature prevents the CAN bus being blocked by continuous dominant clamping. A CAN failure interrupt is generated (TXDDOM/TXD2DOM = 1), if enabled (TXDDOME/TXD2DOME = 1), when a TXD dominant timeout is detected. The TXD dominant status can be read via bit TXDDOMS/TXD2DOMS in the CAN status register (Table 20).

# 6.11.2 CAN transmitter enable/disable (TXEN\_N)

Pins GPIO1 and GPIO2 can be configured as enable/disable signals (TXEN\_N) for the CAN transmitter (see <u>Section 6.10</u>). A HIGH level on a GPIO pin configured as a TXEN\_N input signal disables the transmitter, releasing the bus lines to recessive state independent of the level on pin TXD and/or TXD2 (if configured on GPIO2). The TXEN\_N status can be read via bit GP1S or GP2S in the GPIO status register (<u>Table 22</u>).

#### 6.11.3 Bus dominant timeout

A dominant state on the CAN bus lasting longer than  $t_{to(dom)bus}$  generates a CAN bus failure interrupt (BUSDOM = 1), if enabled (BUSDOME = 1; <u>Table 43</u>). The status of the bus can be read via bit BUSDOMS in the CAN status register (<u>Table 20</u>).

#### 6.11.4 V<sub>CC</sub> undervoltage

The TJA1466 monitors the supply voltage on pin VCC. When  $V_{CC}$  drops below the undervoltage detection threshold  $V_{uvd(VCC)}$  for longer than  $t_{det(uv)}$ , a  $V_{CC}$  undervoltage interrupt is generated (UVCC = 1), if enabled (UVCCE = 1; <u>Table 42</u>). The  $V_{CC}$  undervoltage status can be read via bit UVCCS in the system status register (<u>Table 17</u>).

#### 6.11.5 V<sub>IO</sub> undervoltage and overvoltage

The TJA1466 monitors the supply voltage on pin VIO. If an undervoltage or overvoltage is detected, a reset process is initiated (see <u>Section 6.3</u>). The reset process continues until the device recovers from the undervoltage or overvoltage. The  $V_{IO}$  undervoltage and overvoltage thresholds are defined in <u>Table 9</u>.

# 6.11.6 V<sub>BAT</sub> undervoltage

The TJA1466 monitors the supply voltage on pin VBAT. It switches directly to Off mode when  $V_{BAT}$  drops below the undervoltage detection threshold,  $V_{uvd(VBAT)}$  for  $t_{det(uv)}$ . As a consequence, bit PO is set (see <u>Table 45</u>).

#### 6.11.7 Overtemperature

The TJA1466 monitors the junction temperature. When the junction temperature exceeds  $T_{j(sd)}$ , the device switches from Normal mode to ListenOnly mode (see Figure 1). An overtemperature interrupt is generated (OT = 1), if enabled (OTE = 1; see Table 45). The device recovers and switches back to Normal mode when the junction temperature falls below the shutdown release threshold,  $T_{j(sd)rel}$ . The overtemperature status can be read via bit OTS in the system status register (Table 17) when the device is in Normal or ListenOnly mode.

#### 6.11.8 RST\_N monitoring

Pin RST\_N is a bidirectional open-drain low-side driver with integrated pull-up resistance. The TJA1466 monitors pin RST\_N for an externally triggered reset. A reset process is initiated when RST\_N is held LOW for tfitr(rst).

#### 6.11.9 Fail-safe handling

The TJA1466 contains a fail-safe counter that is incremented each time the device enters FSM\_FS INCR\_FS mode (see Figure 4). The value of the fail-safe counter can be read via bit FSCC (<u>Table 38</u>). If the fail-safe counter overflows, pin LIMPFSO\_N is forced LOW (after  $t_{d(fdet-LF_NL)}$ , the device switches to FSM\_FS Fail-safe mode and enters FSM\_MAIN Sleep mode (by default: SLEEPDIS = 0). The device will not enter FSM\_MAIN Sleep mode if SLEEPDIS = 1.

#### 6.11.10 Fail-safe output

Pin LIMPFSO\_N can be used to signal a failure condition to the application via a HIGH, LOW or floating level, depending on how the pin is configured. The status of the pin can be read via bits LIMPFSOS.

The LIMPFSO\_N pin is configured via bits LIMPFSOC in the Fail-safe configuration register (<u>Table 38</u>. However:

- if LIMPFSOC = 10 or 11 when the device enters INCR\_FC mode, it is automatically set to 00 (high-Z)
- if LIMPFSOC = 00 or 01 when the device enters INCR\_FC mode, it remains unchanged
- LIMPFSOC is always set to 01 (LOW) when the device enters Fail-safe mode

#### 6.11.11 ISO pulse protection

To prevent the device being damaged during positive ISO7637 pulses, the power supply current at pin VBAT increases when  $V_{BAT}$  rises above 28 V (by default). ISO pulse protection can be disabled by setting bit ISODIS = 1 (see <u>Table 18</u>). In this case, an external clamp is needed below 40 V.

#### 6.12 SPI interface

The serial peripheral interface (SPI) provides the communication link with the microcontroller. The SPI is configured for full duplex data transfer, so status information is returned when new control data is shifted in. The interface also offers a read-only access option, allowing registers to be read back by the application without changing the register content.

The SPI uses four interface signals for synchronization and data transfer:

- SCSN: SPI chip select; active LOW
- SCK: SPI clock
- SDI: SPI data input
- SDO: SPI data output; floating when pin SCSN is HIGH (may need external pull-up or pull-down if not available in the host controller)

© 2023 NXP B.V. All rights reserved.



Bit sampling is performed on the falling edge of the clock and data is shifted in/out on the rising edge, as illustrated in Figure 9.

The SPI data in the TJA1466 is stored in a number of dedicated 8-bit registers. Each register is assigned a unique 12-bit address. A minimum of three bytes (24 bits) must be transmitted to the TJA1466 for a single register read or write operation. A maximum of six bytes (48 bits) can be transmitted for a 4 data byte access.

The first byte contains the 8 most significant bits of the address; the second byte contains the 4 least significant bits of the address, a 'read-only' bit, a 2-bit payload size (PLS) and a parity bit. The read-only bit must be 0 to indicate a write operation and 1 to indicate a read operation. PLS indicates the number of data bytes being transmitted:

- 00 1 data byte
- 01 2 data bytes
- 10 3 data bytes
- 11 4 data bytes

The parity bit covers the address bits, read-only bit and PLS bits. It must be calculated in the user application as part of the SPI command indicating even parity, creating an even number of 1s in the first 2 bytes including the parity bit.

The third and subsequent bytes contain the data to be written. For two or more data bytes (PLS  $\neq$  00), the register address is incremented automatically after each data byte, see Figure 10.



During the SPI data, read or write operation, the first 15 bits received on pin SDI are returned via pin SDO; bit 16 returns the parity calculated for these 15 bits. During the data phase of the SPI protocol, the contents of the addressed register is returned via the SDO pin.

The device tolerates attempts to write to registers that do not exists.

# 6.12.1 SPI error handling

The TJA1466 can detect a number of SPI transmission failures:

- an incorrect parity bit was received
- the number of clock cycles exceeds the expected number of bits based on the PLS value
- an address rollover (> 0xFFF) was detected
- an undefined MC code was received
- a write access was attempted to a locked register
- an illegal sleep command was received (no wake-up source enabled)
- the SPI message was not completed (SCSN HIGH) within the timeout time,  $t_{to(SPI)}$

In all cases, an SPI fail interrupt is generated.

In the case of an incorrect parity or too many clock cycles, pin SDO goes LOW until the next rising edge on SCSN. When the duration of the SPI message exceeds  $t_{to(SPI)}$ , the SDO pin goes LOW.

# 6.12.2 SPI system reset

A system reset can be forced via the SPI, causing the device to restart via Boot mode. A system reset is initiated by writing, consecutively, 0x01 then 0x80 to bits SFR in the system reset register (see <u>Table 40</u>). Both SPI accesses should be 24-bit. Any deviation from this sequence will abort the system reset.

Information that was in the general-purpose memory (<u>Table 50</u>) when the reset was initiated will still be available after the reset sequence has been completed.

#### 6.12.3 SPI register map

#### Table 14. SPI register map overview

| Register type      | Address | Register name                                                  |  |  |
|--------------------|---------|----------------------------------------------------------------|--|--|
| Mode control       | 0x000   | Mode control register                                          |  |  |
| Interrupt enable   | 0x010   | System interrupt enable register                               |  |  |
|                    | 0x011   | CAN interrupt enable register                                  |  |  |
|                    | 0x012   | GPIO interrupt enable register                                 |  |  |
| Partial networking | 0x020   | Partial networking ID register 0                               |  |  |
|                    | 0x021   | Partial networking ID register 1                               |  |  |
|                    | 0x022   | Partial networking ID register 2                               |  |  |
|                    | 0x023   | Partial networking ID register 3                               |  |  |
|                    | 0x024   | Partial networking ID mask register 0                          |  |  |
|                    | 0x025   | Partial networking ID mask register 1                          |  |  |
|                    | 0x026   | Partial networking ID mask register 2                          |  |  |
|                    | 0x027   | Partial networking ID mask register 3                          |  |  |
|                    | 0x028   | Partial networking data mask register 0                        |  |  |
|                    | 0x029   | Partial networking data mask register 1                        |  |  |
|                    | 0x02A   | Partial networking data mask register 2                        |  |  |
|                    | 0x02B   | Partial networking data mask register 3                        |  |  |
|                    | 0x02C   | Partial networking data mask register 4                        |  |  |
|                    | 0x02D   | Partial networking data mask register 5                        |  |  |
|                    | 0x02E   | Partial networking data mask register 6                        |  |  |
|                    | 0x02F   | Partial networking data mask register 7                        |  |  |
|                    | 0x030   | Partial networking frame control register                      |  |  |
|                    | 0x031   | Partial networking data rate and filter configuration register |  |  |
|                    | 0x032   | Partial networking and CAN configuration register              |  |  |
| Configuration      | 0x040   | Wake-up pulse configuration register                           |  |  |
|                    | 0x041   | CAN configuration register                                     |  |  |
|                    | 0x042   | GPIO1 configuration register                                   |  |  |
|                    | 0x043   | GPIO2 configuration register                                   |  |  |
|                    | 0x045   | GPIO polarity configuration register                           |  |  |
|                    | 0x046   | System configuration register                                  |  |  |
|                    | 0x047   | Watchdog configuration register                                |  |  |
| Lock               | 0x050   | Lock control register                                          |  |  |
| Interrupt status   | 0x060   | System interrupt status register                               |  |  |
|                    | 0x061   | CAN interrupt status register                                  |  |  |
|                    | 0x062   | Partial networking interrupt status register                   |  |  |
|                    | 0x063   | GPIO interrupt status register                                 |  |  |

TJA1466 Objective data sheet CONFIDENTIAL

| Table 14. | SPI register | map overviewcontinued |
|-----------|--------------|-----------------------|
|-----------|--------------|-----------------------|

| Register type          | Address | Register name                                  |
|------------------------|---------|------------------------------------------------|
| General status         | 0x070   | Mode status register                           |
|                        | 0x071   | System status register                         |
|                        | 0x072   | CAN status register                            |
|                        | 0x073   | Partial networking status register             |
|                        | 0x074   | GPIO status register                           |
|                        | 0x075   | Partial networking error count status register |
|                        | 0x076   | Fail-safe status register                      |
|                        | 0x077   | Watchdog status register                       |
| Watchdog               | 0x080   | Watchdog question register                     |
|                        | 0x081   | Watchdog answer register                       |
|                        | 0x082   | Watchdog trigger count register                |
| FSO                    | 0x090   | Fail-safe control register                     |
| Reset                  | 0xFE0   | System reset register                          |
| General-purpose memory | 0xFF0   | General-purpose memory register 0              |
|                        | 0xFF1   | General-purpose memory register 1              |
|                        | 0xFF2   | General-purpose memory register 2              |
|                        | 0xFF3   | General-purpose memory register 3              |
| ID                     | 0xFFF   | Device identification                          |

# 6.12.4 System control and status registers

Reset values are indicated by '\*'.

#### Table 15. Mode control register (address 000h)

| Bit | Symbol   | Access | Value | Description                       |
|-----|----------|--------|-------|-----------------------------------|
| 7:4 | reserved | R      | 7     | always write 0000; ignore on read |
| 3:0 | MC       | R/W    | 0001  | Sleep mode                        |
|     |          |        | 0110* | Standby mode                      |
|     |          | X      | 1000  | ListenOnly mode                   |
|     |          |        | 1111  | Normal mode                       |

#### Table 16. Mode status register (address 070h)

| Bit | Symbol   | Access | Value | Description     |
|-----|----------|--------|-------|-----------------|
| 7:4 | reserved | R      | -67   | ignore on read  |
| 3:0 | MCS      | R      | 0001  | Sleep mode      |
|     |          |        | 0110  | Standby mode    |
|     |          |        | 1000  | ListenOnly mode |
|     |          |        | 1111  | Normal mode     |

TJA1466

© 2023 NXP B.V. All rights reserved.

| Bit | Symbol   | Access | Value | Description                                                                                                    |
|-----|----------|--------|-------|----------------------------------------------------------------------------------------------------------------|
| 7:6 | reserved | R      | -     | ignore on read                                                                                                 |
| 5   | OTS      | R      |       | overtemperature status available when MC = Normal and MCS = Normal/Listen<br>Only                              |
|     |          |        | 0     | no overtemperature or MC ≠ Normal                                                                              |
|     |          |        | 1     | overtemperature detected                                                                                       |
| 4   | SDM      | R      |       | software development mode                                                                                      |
|     |          |        | 0     | watchdog active                                                                                                |
|     |          |        | 1     | watchdog disabled                                                                                              |
| 3   | UVCCS    | R      |       | V <sub>CC</sub> undervoltage status                                                                            |
|     |          |        | 0     | no undervoltage on VCC                                                                                         |
|     |          |        | 1     | V <sub>CC</sub> undervoltage detected                                                                          |
| 2   | NMS      | R      |       | Normal mode status                                                                                             |
|     |          |        | 0     | device entered Normal mode after power up                                                                      |
|     |          |        | 1     | device did not enter Normal mode power up                                                                      |
| 1   | SNMS     | R      |       | Start-to-Normal mode status                                                                                    |
|     |          |        | 0     | device did not enter Normal mode after power up (bus dominant for t < t <sub>(snm)</sub> or recessive; NO_SNM) |
|     |          |        | 1     | device entered Normal mode after power up due to CAN bus clamped dominant (SNM)                                |
| 0   | WPS      | R      |       | WAKE pin status                                                                                                |
|     |          |        | 0     | WAKE pin LOW                                                                                                   |
|     |          |        | 1     | WAKE pin HIGH                                                                                                  |

#### Table 17. System status register (address 071h)

#### Table 18. System configuration register (address 046h)

| Bit | Symbol   | Access | Value | Description                                       |
|-----|----------|--------|-------|---------------------------------------------------|
| 7:5 | reserved | R      | -     | always write 000; ignore on read                  |
| 4   | SLEEPDIS | R/W    |       | Sleep mode enable:                                |
|     |          |        | 0*    | enable Sleep mode                                 |
|     |          |        | 1     | disable Sleep mode                                |
| 3   | ISODIS   | R/W    |       | ISO pulse control:                                |
|     | 2        |        | 0*    | enable active ISO pulse protection                |
|     | Q        |        | 1     | disable active ISO pulse control                  |
| 2   | RXDINTC  | R/W    |       | interrupt signaling at RXD in Sleep/Standby modes |
|     |          |        | 0*    | wake-up and power-on interrupts detected          |
|     |          |        | 1     | all enabled interrupts detected                   |
| 1   | reserved | R      | -     | always write 0; ignore on read                    |
| 0   | VBATVCC  | R/W    |       | VBAT/VCC configuration                            |

TJA1466 Objective data sheet CONFIDENTIAL

| Bit | Symbol | Access | Value | Description                                                                                                         |
|-----|--------|--------|-------|---------------------------------------------------------------------------------------------------------------------|
|     |        |        | 0*    | separate VBAT and VCC supplies; typical application; autobiasing supplied from $V_{BAT}$                            |
|     |        |        | 1     | common VBAT and VCC supplies; applications with permanently active regulator; autobiasing is supplied from $V_{CC}$ |

#### Table 18. System configuration register (address 046h)...continued

#### 6.12.5 CAN configuration and status registers

Reset values are indicated by '\*'.

| Bit       | Symbol                  | Access | Value | Description                                                                |
|-----------|-------------------------|--------|-------|----------------------------------------------------------------------------|
| 7:6       | reserved                | R      | -     | always write 00; ignore on read                                            |
| 5         | TXRXLP                  | R/W    |       | TXD-to-RXD loopback:                                                       |
|           |                         |        | 0*    | normal TXD and RXD behavior                                                |
|           |                         |        | 1     | TXD is forwarded to RXD and CAN bus remains recessive in CAN Active mode   |
| 4 TX2RX2L | TX2RX2LP <sup>[1]</sup> | R/W    |       | TXD2-to-RXD2 loopback:                                                     |
|           |                         |        | 0*    | normal TXD2 and RXD2 behavior                                              |
|           |                         |        | 1     | TXD2 is forwarded to RXD2 and CAN bus remains recessive in CAN Active mode |
| 3:2       | reserved                | R      | -     | always write 00; ignore on read                                            |
| 1         | LPL                     | R/W    |       | low-power ListenOnly mode enable:                                          |
|           |                         |        | 0*    | low-power ListenOnly mode disabled                                         |
|           |                         |        | 1     | low-power ListenOnly mode enabled                                          |
| 0         | CWC                     | R/W    | NO.   | CAN wake-up pattern selection:                                             |
|           |                         |        | 0*    | ISO 11898-2:2016 wake pattern (dom-rec-dom)                                |
|           |                         |        | 1     | ISO 11898-2:2023 wake pattern (dom-rec-dom-rec)                            |

Table 19. CAN configuration register (address 041h)

[1] GPIO1 configured as second RXD output (RXD2) and GPIO2 configured as second TXD input (TXD2).

| Bit | Symbol   | Access | Value      | Description                                                           |
|-----|----------|--------|------------|-----------------------------------------------------------------------|
| 7   | CTS      | R      | Y          | CAN transceiver status:                                               |
|     |          |        | 0          | CAN transceiver not in Active mode                                    |
|     |          |        | 1          | CAN transceiver in Active mode                                        |
| 6:4 | reserved | R      | -2         | ignore on read                                                        |
| 3   | CBSS     | R      | $\bigcirc$ | CAN bus silence status:                                               |
|     |          |        | 0          | CAN bus activity detected                                             |
|     |          |        | 1          | no CAN bus activity detected for longer than t <sub>to(silence)</sub> |

#### Table 20. CAN status register (address 072h)

| Bit | Symbol     | Access  | Value | Description                   |
|-----|------------|---------|-------|-------------------------------|
| 2   | BUSDOMS    | R       |       | BUS clamped dominant status:  |
|     |            |         | 0     | CAN bus not clamped dominant  |
|     |            |         | 1     | CAN bus clamped dominant      |
| 1   | 1 TXD2DOMS | 2DOMS R |       | TXD2 clamped dominant status: |
|     |            |         | 0     | TXD2 not clamped dominant     |
|     |            |         | 1     | TXD2 clamped dominant         |
| 0   | TXDDOMS    | R       |       | TXD clamped dominant status:  |
|     |            |         | 0     | TXD not clamped dominant      |
|     |            |         | 1     | TXD clamped dominant          |

Table 20. CAN status register (address 072h)...continued

### 6.12.6 GPIO configuration and status registers

Reset values are indicated by '\*'.

#### Table 21. GPIO polarity configuration register (address 045h)

| Bit  | Symbol   | Access | Value | Description                        |  |
|------|----------|--------|-------|------------------------------------|--|
| 7:2  | reserved | R      | -     | always write 00000; ignore on read |  |
| 1    | GPP2     | R/W    |       | GPIO2 polarity:                    |  |
|      |          |        | 0*    | default polarity                   |  |
|      |          |        | 1     | inverted polarity                  |  |
| 0 GP | GPP1     | R/W    |       | GPIO1 polarity:                    |  |
|      |          |        | 0*    | default polarity                   |  |
|      |          | ,      | 1     | inverted polarity                  |  |

#### Table 22. GPIO status register (address 074h)

| Bit | Symbol   | Access | Value | Description       |
|-----|----------|--------|-------|-------------------|
| 7:2 | reserved | R      | - >   | ignore on read    |
| 1   | GPIO2S   | R      |       | GPIO2 pin status: |
|     |          | 0      | 0     | GPIO2 LOW         |
|     |          |        | 1     | GPIO2 HIGH        |
| 0   | GPIO1S   | R      |       | GPIO1 pin status: |
|     | 2        |        | 0     | GPIO1 LOW         |
|     | Q        |        | 1     | GPIO1 HIGH        |

#### Table 23. GPIO1 configuration register (address 042h)

| Bit | Symbol | Access | Value | Description              |
|-----|--------|--------|-------|--------------------------|
| 7:5 | GPIO1C | R/W    |       | GPIO1 pin configuration: |

**Objective data sheet** 

CONFIDENTIAL

| Bit | Symbol    | Access | Value        | Description                                                                                               |
|-----|-----------|--------|--------------|-----------------------------------------------------------------------------------------------------------|
|     |           |        | 000          | input: floating<br>output: push-pull                                                                      |
|     |           |        | 001          | input: pull-up<br>output: open-drain high-side driver                                                     |
|     |           |        | 010          | input: pull-down<br>output: high-side driver plus weak pull-down                                          |
|     |           |        | 011*         | input: repeater<br>output: open-drain low-side driver                                                     |
|     |           |        | 100          | input: repeater<br>output: low-side driver plus weak pull-up                                              |
|     |           |        | 101 -<br>111 | reserved                                                                                                  |
| 4:0 | ) GPIO1FS | R/W    |              | GPIO1 function select:                                                                                    |
|     |           |        | 0x00*        | GPIO1 inactive; repeater function active, independent of GPIO1C                                           |
|     |           |        | 0x01         | input                                                                                                     |
|     |           |        | 0x02         | output: LOW when GPP1 = 0; HIGH when GPP1 = 1                                                             |
|     |           |        | 0x03         | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH                                          |
|     |           |        | 0x04         | INT_N interrupt output; active-LOW when GPP1 = 0 (default); active-HIGH when GPP1 = 1                     |
|     |           |        | 0x05         | reserved                                                                                                  |
|     |           |        | 0x06         | GPIO1 configured as second RXD output (RXD2); CAN bus forwarded to both GPIO1 (RXD2) and RXD              |
|     |           |        | 0x07         | reserved                                                                                                  |
|     |           |        | 0x08         | GPIO1 configured as second RXD output (RXD2); CAN bus forwarded to GPIO1 (RXD2) only; RXD forced HIGH     |
|     |           |        | 0x09         | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup>                                         |
|     |           |        | 0x0A         | TXD dominant status output (TXDDOMS) <sup>[1]</sup>                                                       |
|     |           | 6      | 0x0B         | TXD2 dominant status output (TXD2DOMS; available when GPIO2 configured as TXD2) <sup>[1]</sup>            |
|     |           |        | 0x0C         | wake-up pattern detect output <sup>[1]</sup>                                                              |
|     |           | .0     | 0x0D         | wake-up frame detect output <sup>[1]</sup>                                                                |
|     |           | 4      | 0x0E         | CAN bus biasing status output (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> |
|     | 2         |        | 0x0F         | WAKE pin rising edge detect output <sup>[1]</sup>                                                         |
|     | Q         |        | 0x10         | WAKE pin falling edge detect output <sup>[1]</sup>                                                        |
|     |           |        | 0x11         | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup>                                      |
|     |           |        | 0x12         | CAN ListenOnly mode status output <sup>[1]</sup>                                                          |
|     |           |        | 0x13         | rising edge wake-up detection input                                                                       |
|     |           |        | 0x14         | falling edge wake-up detection input                                                                      |
|     |           |        | 0x15         | rising or falling edge edge wake-up detection input                                                       |

| Table 23. | GPI01 | configuration | register | (address | 042h)continued |
|-----------|-------|---------------|----------|----------|----------------|
|-----------|-------|---------------|----------|----------|----------------|

TJA1466

32 / 73

#### Table 23. GPIO1 configuration register (address 042h)...continued

| Bit | Symbol | Access | Value           | Description                |  |
|-----|--------|--------|-----------------|----------------------------|--|
|     |        |        | 0x16            | INH2 output <sup>[1]</sup> |  |
|     |        |        | 0x17 to<br>0x1F | reserved                   |  |

[1] Active-HIGH when GPP1 = 0; active-LOW when GPP1 = 1

| Bit | Symbol  | Access | Value        | Description                                                                                                   |
|-----|---------|--------|--------------|---------------------------------------------------------------------------------------------------------------|
| 7:5 | GPIO2C  | R/W    |              | GPIO2 pin configuration:                                                                                      |
|     |         |        | 000          | input: floating<br>output: push-pull                                                                          |
|     |         |        | 001          | input: pull-up<br>output: open-drain high-side driver                                                         |
|     |         |        | 010          | input: pull-down<br>output: high-side driver plus weak pull-down                                              |
|     |         |        | 011*         | input: repeater<br>output: open-drain low-side driver                                                         |
|     |         |        | 100          | input: repeater<br>output: low-side driver plus weak pull-up                                                  |
|     |         |        | 101 -<br>111 | reserved                                                                                                      |
| 4:0 | GPIO2FS | R/W    |              | GPIO2 function select:                                                                                        |
|     |         | ded ,  | 0x00*        | GPIO2 inactive; repeater function active, independent of GPIO2C                                               |
|     |         |        | 0x01         | input                                                                                                         |
|     |         |        | 0x02         | output: LOW when GPP2 = 0; HIGH when GPP2 = 1                                                                 |
|     |         |        | 0x03         | TXEN_N input; CAN transmitter disabled when GPIO pin driven HIGH                                              |
|     |         |        | 0x04         | INT_N interrupt output; active-LOW when GPP2 = 0 (default); active-HIGH when GPP2 = 1                         |
|     |         |        | 0x05         | GPIO2 configured as second TXD input (TXD2); TXD and TXD2 (via GPIO2) data fed to the CAN bus                 |
|     |         |        | 0x06         | reserved                                                                                                      |
|     |         |        | 0x07         | GPIO2 configured as second TXD input (TXD2); only TXD2 (via GPIO2) data fed to the CAN bus; TXD input ignored |
|     | 2       |        | 0x08         | reserved                                                                                                      |
|     | Q       |        | 0x09         | V <sub>CC</sub> undervoltage status output (UVCCS) <sup>[1]</sup>                                             |
|     |         |        | 0x0A         | TXD dominant status output (TXDDOMS) <sup>[1]</sup>                                                           |
|     |         |        | 0x0B         | reserved                                                                                                      |
|     |         |        | 0x0C         | wake-up pattern detect output <sup>[1]</sup>                                                                  |
|     |         |        | 0x0D         | wake-up frame detect output <sup>[1]</sup>                                                                    |

#### Table 24. GPIO2 configuration register (address 043h)

© 2023 NXP B.V. All rights reserved.

| Bit | Symbol | Access | Value           | Description                                                                                        |
|-----|--------|--------|-----------------|----------------------------------------------------------------------------------------------------|
|     |        |        | 0x0E            | CAN bus biasing status (HIGH, by default, indicates that CAN bus biasing is active) <sup>[1]</sup> |
|     |        |        | 0x0F            | WAKE pin rising edge detect output <sup>[1]</sup>                                                  |
|     |        |        | 0x10            | WAKE pin falling edge detect output <sup>[1]</sup>                                                 |
|     |        |        | 0x11            | CAN Active mode ready-to-transmit status output (CTS) <sup>[1]</sup>                               |
|     |        |        | 0x12            | CAN ListenOnly mode status <sup>[1]</sup>                                                          |
|     |        |        | 0x13            | rising edge edge wake-up detection input                                                           |
|     |        |        | 0x14            | falling edge edge wake-up detection input                                                          |
|     |        |        | 0x15            | rising or falling edge edge wake-up detection input                                                |
|     |        |        | 0x16            | INH2 output <sup>[1]</sup>                                                                         |
|     |        |        | 0x17 to<br>0x1F | reserved                                                                                           |

Table 24. GPIO2 configuration register (address 043h)...continued

[1] Active-HIGH when GPP2 = 0; active-LOW when GPP2 = 1

# 6.12.7 Watchdog configuration and status registers

Reset values are indicated by '\*'.

| Table 25. | Watchdog | configuration | register | (address 047h) |
|-----------|----------|---------------|----------|----------------|
|-----------|----------|---------------|----------|----------------|

| Bit | Symbol   | Access | Value | Description                                                                                       |
|-----|----------|--------|-------|---------------------------------------------------------------------------------------------------|
| 7   | WDD      | R/W    | ×     | watchdog debug:                                                                                   |
|     |          |        | 0*    | watchdog debug disabled                                                                           |
|     |          |        | 1     | watchdog debug enabled                                                                            |
| 6   | WDOFF    | R/W    | NO    | watchdog on/off control:                                                                          |
|     |          |        | 0*    | watchdog running in Standby mode                                                                  |
|     |          |        | 1     | watchdog in WD_RES state in Standby mode when no pending wake-up/<br>Interrupt is signaled on RXD |
| 5:3 | reserved | R      | - 4   | always write 000; ignore on read                                                                  |
| 2:0 | WDP      | R/W    |       | watchdog period:                                                                                  |
|     |          |        | 000   | 10 ms                                                                                             |
|     |          |        | 001   | 20 ms                                                                                             |
|     |          |        | 010   | 50 ms                                                                                             |
|     |          |        | 011   | 100 ms                                                                                            |
|     |          |        | 100*  | 200 ms                                                                                            |
|     |          |        | 101   | 500 ms                                                                                            |
|     |          |        | 110   | 1000 ms                                                                                           |
|     |          |        | 111   | 2000 ms                                                                                           |

| Bit | Symbol | Access | Value | Description                                |
|-----|--------|--------|-------|--------------------------------------------|
| 7:5 | WDRS   | R      |       | watchdog reset status:                     |
|     |        |        | 000   | first battery connection                   |
|     |        |        | 001   | watchdog counter overflow                  |
|     |        |        | 010   | V <sub>IO</sub> undervoltage               |
|     |        |        | 011   | V <sub>IO</sub> overvoltage                |
|     |        |        | 100   | external reset trigger via RST_N pin       |
|     |        |        | 101   | reserved                                   |
|     |        |        | 110   | Fail-safe counter reached value 2          |
|     |        |        | 111   | MC = Sleep                                 |
| 4:2 | WDPS   | R      |       | most recent watchdog trigger time:         |
|     |        |        | 000   | watchdog trigger time: < 12.5 %            |
|     |        |        | 001   | watchdog trigger time: ≥ 12.5 % and < 25 % |
|     |        |        | 010   | watchdog trigger time: ≥ 25 % and < 37.5 % |
|     |        |        | 011   | watchdog trigger time: ≥ 37.5 % and < 50 % |
|     |        |        | 100   | watchdog trigger time: ≥ 50 % and < 62.5 % |
|     |        |        | 101   | watchdog trigger time: ≥ 62.5 % and < 75 % |
|     |        |        | 110   | watchdog trigger time: ≥ 75 % and < 87.5 % |
|     |        |        | 111   | watchdog trigger time: ≥ 87.5 %            |
| 1   | WDNTS  | R      |       | watchdog trigger detection:                |
|     |        |        | 0     | watchdog trigger detected                  |
|     |        |        | 1     | watchdog trigger not detected              |
| 0   | WDETS  | R      | Z     | early watchdog trigger detection:          |
|     |        |        | 0     | no early watchdog trigger detected         |
|     |        |        | 1     | early watchdog trigger detected            |

Table 26. Watchdog status register (address 077h)

#### Table 27. Watchdog question register (address 080h)

| Bit | Symbol | Access | Value | Description       |
|-----|--------|--------|-------|-------------------|
| 7:0 | WDQ    | R      |       | watchdog question |

#### Table 28. Watchdog answer register (address 081h)

| Bit | Symbol | Access | Value | Description                                  |
|-----|--------|--------|-------|----------------------------------------------|
| 7:0 | WDA    | w      | ()    | watchdog answer; always returns 0x00 on read |

| Bit | Symbol   | Access | Value | Description                         |
|-----|----------|--------|-------|-------------------------------------|
| 7:2 | reserved | R      | -     | always write 000000; ignore on read |
| 1:0 | WDFC     | R/W    |       | watchdog fail counter value         |
|     |          |        | 00    | 0 fail triggers                     |
|     |          |        | 01    | 1 fail trigger                      |
|     |          |        | 10*   | 2 fail triggers                     |
|     |          |        | 11    | 3 fail triggers                     |

Table 29. Watchdog trigger count register (address 082h)

#### 6.12.8 Partial networking registers

Reset values are indicated by '\*'.

#### Table 30. Partial networking status register (address 073h)

| Bit | Symbol   | Access | Value | Description                                                                            |
|-----|----------|--------|-------|----------------------------------------------------------------------------------------|
| 7   | SYNCS    | R      |       | CAN partial networking sync status:                                                    |
|     |          |        | 0     | CAN partial networking core not ready to decode frame                                  |
|     |          |        | 1     | CAN partial networking core ready to decode frame                                      |
| 6   | CPNERRS  | R      |       | CAN partial networking error status:                                                   |
|     |          |        | 0     | no CAN partial networking error detected; PNFDER = 0 and PNCOK<br>= 1                  |
|     |          |        | 1     | CAN partial networking error detected; PNFDER =1 or PNCOK = 0;<br>wake-up via WUP only |
| 5   | CPNS     | R      |       | CAN partial networking status:                                                         |
|     |          |        | 0     | CAN partial networking configuration error detected; PNCOK = 0                         |
|     |          |        | 1     | CAN partial networking configuration OK; PNCOK = 1                                     |
| 4   | LFDS     | R      |       | last frame decode status:                                                              |
|     |          |        | 0     | most recent CAN frame not decoded successfully                                         |
|     |          |        | 1     | most recent CAN frame decoded successfully                                             |
| 3:0 | reserved | R      | -     | ignore on read                                                                         |

#### Table 31. Partial networking error count status register (address 075h)

| Bit | Symbol   | Access               | Value  | Description                                |
|-----|----------|----------------------|--------|--------------------------------------------|
| 7:5 | reserved | R                    | 4      | always write 000; ignore on read           |
| 4:0 | PNERRCNT | R/W                  |        | CAN partial networking error count status: |
|     |          |                      | 00000* | 0                                          |
|     |          | $\Delta$ $\langle V$ | 00001  | 1                                          |
|     |          | 5 3                  | 00010  | 2                                          |
|     |          | $\leq$ 0             | 00011  | 3                                          |
|     |          |                      |        |                                            |
|     |          |                      | 11111  | 31                                         |

#### Table 32. Partial networking ID registers 0 to 3 (addresses 020h to 023h)

| Addr. | Bit | Symbol    | Access | Value | Description                                                                                    |
|-------|-----|-----------|--------|-------|------------------------------------------------------------------------------------------------|
| 020h  | 7:0 | ID7:ID0   | R/W    | 00h*  | bits ID7 to ID0 of the extended frame format                                                   |
| 021h  | 7:0 | ID15:ID8  | R/W    | 00h*  | bits ID15 to ID8 of the extended frame format                                                  |
| 022h  | 7:2 | ID23:ID18 | R/W    | 00h*  | bits ID23 to ID18 of the extended frame format<br>bits ID5 to ID0 of the standard frame format |
|       | 1:0 | ID17:ID16 | R/W    | 00h*  | bits ID17 to ID16 of the extended frame format                                                 |

TJA1466

© 2023 NXP B.V. All rights reserved.

| 10010 02. | able 52. Taltial networking ib registers 0 to 5 (addresses 0201 to 0251)continued |           |        |       |                                                                                                 |  |  |  |  |
|-----------|-----------------------------------------------------------------------------------|-----------|--------|-------|-------------------------------------------------------------------------------------------------|--|--|--|--|
| Addr.     | Bit                                                                               | Symbol    | Access | Value | Description                                                                                     |  |  |  |  |
| 023h      | 7:5                                                                               | reserved  | R/W    | 00h*  | always write 000; ignore on read                                                                |  |  |  |  |
|           | 4:0                                                                               | ID28:ID24 | R/W    |       | bits ID28 to ID24 of the extended frame format<br>bits ID10 to ID6 of the standard frame format |  |  |  |  |

Table 32. Partial networking ID registers 0 to 3 (addresses 020h to 023h)...continued

 Table 33. Partial networking ID mask registers 0 to 3 (addresses 024h to 027h)

| Addr. | Bit | Symbol   | Access | Value | Description                                                                                      |
|-------|-----|----------|--------|-------|--------------------------------------------------------------------------------------------------|
| 024h  | 7:0 | M7:M0    | R/W    | 00h*  | ID mask bits 7 to 0 of extended frame format                                                     |
| 025h  | 7:0 | M15:M8   | R/W    | 00h*  | ID mask bits 15 to 8 of extended frame format                                                    |
| 026h  | 7:2 | M23:M18  | R/W    | 00h*  | ID mask bits 23 to 18 of extended frame format<br>ID mask bits 5 to 0 of standard frame format   |
|       | 1:0 | M17:M16  | R/W    | 00h*  | ID mask bits 17 to 16 of extended frame format                                                   |
| 027h  | 7:5 | reserved | R/W    | 00h*  | always write 000; ignore on read                                                                 |
|       | 4:0 | M28:M24  | R/W    | 00h*  | ID mask bits 28 to 24 of extended frame format<br>ID mask. bits 10 to 6 of standard frame format |

# Table 34. Partial networking data mask registers 0 to 7 (addresses 028h to 02Fh) All data mask bits are set to 1 by default.

| Addr. | Bit | Symbol | Access | Value | Description               |  |
|-------|-----|--------|--------|-------|---------------------------|--|
| 028h  | 7:0 | DM0    | R/W    | FFh*  | data mask 0 configuration |  |
| 029h  | 7:0 | DM1    | R/W    | FFh*  | data mask 1 configuration |  |
| 02Ah  | 7:0 | DM2    | R/W    | FFh*  | data mask 2 configuration |  |
| 02Bh  | 7:0 | DM3    | R/W    | FFh*  | data mask 3 configuration |  |
| 02Ch  | 7:0 | DM4    | R/W    | FFh*  | data mask 4 configuration |  |
| 02Dh  | 7:0 | DM5    | R/W    | FFh*  | data mask 5 configuration |  |
| 02Eh  | 7:0 | DM6    | R/W    | FFh*  | data mask 6 configuration |  |
| 02Fh  | 7:0 | DM7    | R/W    | FFh*  | data mask 7 configuration |  |

Table 35. Partial networking frame control register (address 030h)

| Bit | Symbol   | Access | Value | Description                                                  |
|-----|----------|--------|-------|--------------------------------------------------------------|
| 7   | IDE      | R/W    |       | identifier format:                                           |
|     | Q        |        | 0*    | standard frame format (11-bit)                               |
|     | 7        |        | 1     | extended frame format (29-bit)                               |
| 6   | PNDM     | R/W    |       | partial networking data mask:                                |
|     |          |        | 0     | data length code and data field are 'don't care' for wake-up |
|     |          |        | 1*    | data length code and data field are evaluated at wake-up     |
| 5:4 | reserved | R      | -     | always write 00; ignore on read                              |

© 2023 NXP B.V. All rights reserved.

| Bit | Symbol | Access | Value           | Description                                         |
|-----|--------|--------|-----------------|-----------------------------------------------------|
| 3:0 | DLC    | R/W    |                 | number of data bytes expected in a CAN frame (DLC): |
|     |        |        | 0000*           | 0                                                   |
|     |        |        | 0001            | 1                                                   |
|     |        |        | 0010            | 2                                                   |
|     |        |        | 0011            | 3                                                   |
|     |        |        | 0100            | 4                                                   |
|     |        |        | 0101            | 5                                                   |
|     |        |        | 0110            | 6                                                   |
|     |        |        | 0111            | 7                                                   |
|     |        |        | 1000            | 8                                                   |
|     |        |        | 1001 to<br>1111 | 8                                                   |

#### Table 35. Partial networking frame control register (address 030h)...continued

#### Table 36. Partial networking data rate and filter configuration register (address 031h)

| Bit | Symbol   | Access | Value           | Description                                                              |
|-----|----------|--------|-----------------|--------------------------------------------------------------------------|
| 7:4 | IDFS     | R/W    |                 | idle detection filter select:                                            |
|     |          |        | 0000*           | bitfilter 0: ignore < 5.0 % of bit time; detect > 17.5 % of bit time     |
|     |          |        | 0001            | ISO bitfilter 1: ignore < 5.0 % of bit time; detect > 17.5 % of bit time |
|     |          |        | 0010            | ISO bitfilter 2: ignore < 2.5 % of bit time; detect > 8.75 % of bit time |
|     |          |        | 0011            | bitfilter 3: ignore < 18 ns; detect > 93 ns                              |
|     |          |        | 0100            | bitfilter 4: ignore < 42 ns; detect > 119 ns                             |
|     |          |        | 0101            | bitfilter 5: ignore < 67 ns; detect > 145 ns                             |
|     |          |        | 0110            | bitfilter 6: ignore < 91 ns; detect > 170 ns                             |
|     |          |        | 0111 to<br>1111 | reserved                                                                 |
| 3   | reserved | R      | - >             | always write 0; ignore on read                                           |
| 2:0 | CDR      | R/W    |                 | CAN data rate selection:                                                 |
|     |          | .0     | 000             | 50 kbit/s                                                                |
|     |          | 4 2    | 001             | 100 kbit/s                                                               |
|     |          |        | 010             | 125 kbit/s                                                               |
|     | 2        |        | 011             | 250 kbit/s                                                               |
|     |          |        | 100*            | 500 kbit/s                                                               |
|     |          |        | 101             | 667 kbit/s                                                               |
|     |          |        | 110             | reserved (PNCORE disabled)                                               |
|     |          |        | 111             | 1 Mbit/s                                                                 |

| Bit | Symbol   | Access | Value | Description                                                                                   |
|-----|----------|--------|-------|-----------------------------------------------------------------------------------------------|
| 7:4 | reserved | R      | -     | always write 0000; ignore on read                                                             |
| 3   | CXLDE    | R/W    |       | CAN XL FAST mode tolerance enable (used for bus integration):                                 |
|     |          |        | 0*    | CAN XL FAST mode tolerance disabled                                                           |
|     |          |        | 1     | CAN XL FAST mode tolerance enabled                                                            |
| 2   | PNECC    | R/W    |       | partial networking error counter control:                                                     |
|     |          |        | 0*    | CAN XL and CAN FD frames will increment error counter                                         |
|     |          |        | 1     | CAN XL and CAN FD frames will not increment error counter                                     |
| 1   | PNCOK    | R/W    |       | CAN partial networking configuration:                                                         |
|     |          |        | 0*    | partial networking register configuration invalid (wake-up via standard wake-up pattern only) |
|     |          |        | 1     | partial networking register configuration valid                                               |
| 0   | CPNC     | R/W    |       | CAN selective wake-up enable:                                                                 |
|     |          |        | 0*    | disable CAN selective wake-up                                                                 |
|     |          |        | 1     | enable CAN selective wake-up                                                                  |

#### Table 37. Partial networking and CAN configuration register (address 032h)

#### 6.12.9 Fail-safe configuration and status registers

Reset values are indicated by '\*'.

#### Table 38. Fail-safe configuration register (address 090h)

| Bit | Symbol   | Access | Value  | Description                       |
|-----|----------|--------|--------|-----------------------------------|
| 7:6 | FSCC     | R/W    |        | fail-safe counter value:          |
|     |          |        | 00*    | 0                                 |
|     |          | P      | 01     | QF C S                            |
|     |          |        | 10     | 2                                 |
|     |          |        | 11     | 3                                 |
| 5:2 | reserved | R      |        | always write 0000; ignore on read |
| 1:0 | LIMPFSOC | R/W    | $\sim$ | LIMPFSO_N output control:         |
|     |          | 00     | 00*    | LIMPFSO_N high-Z                  |
|     |          |        | 01     | LIMPFSO_N driven LOW              |
|     | Á        |        | 10     | LIMPFSO_N driven HIGH             |
|     | Ċ        |        | 11     | LIMPFSO_N driven HIGH             |

#### Table 39. Fail-safe status register (address 076h)

| Bit | Symbol   | Access | Value | Description                         |
|-----|----------|--------|-------|-------------------------------------|
| 7:1 | reserved | R      | -     | ignore on read                      |
| 0   | LIMPFSOS | R      |       | LIMPFSO_N pin status:               |
|     |          |        | 0     | $V_{LIMPFSO_N} < V_{th(LIMPFSO_N)}$ |

40 / 73

#### Table 39. Fail-safe status register (address 076h)...continued

| Bit | Symbol | Access | Value | Description                         |  |
|-----|--------|--------|-------|-------------------------------------|--|
|     |        |        | 1     | $V_{LIMPFSO_N} > V_{th(LIMPFSO_N)}$ |  |

#### 6.12.10 System reset register

#### Table 40. System reset register (address FE0h)

| Bit | Symbol | Access | Value | Description                   |
|-----|--------|--------|-------|-------------------------------|
| 7:0 | SFR    | W      |       | software-forced system reset: |
|     |        |        | 01h   | set up system reset           |
|     |        |        | 80h   | confirm system reset          |

#### 6.12.11 Wake-up pulse configuration register

Reset values are indicated by '\*'.

| Table 41. | Wake-up | pulse | configuration | register | (address ( | (40h)  |
|-----------|---------|-------|---------------|----------|------------|--------|
|           | wanc-up | puise | configuration | register | (4441035 0 | ,4011) |

| Bit | Symbol   | Access | Value | Description                                          |  |
|-----|----------|--------|-------|------------------------------------------------------|--|
| 7:1 | reserved | R      | -     | always write 00h; ignore on read                     |  |
| 0   | WFC      | R/W    |       | wake-up pulse width (t <sub>wake</sub> ) on WAKE pin |  |
|     |          |        | 0*    | short wake-up time                                   |  |
|     |          |        | 1     | long wake-up time                                    |  |

#### 6.12.12 Interrupt registers

Reset values are indicated by '\*'.

Write 1 to clear (W1C) interrupt status bit after interrupt detected.

Table 42. System interrupt enable register (address 010h)

| Bit | Symbol   | Access                                        | Value | Description                                    |  |
|-----|----------|-----------------------------------------------|-------|------------------------------------------------|--|
| 7   | reserved | R                                             |       | always write 0; ignore on read                 |  |
| 6   | CWE R/W  |                                               |       | CAN wake-up interrupt enable:                  |  |
|     |          |                                               | 0*    | disable CAN wake-up interrupt                  |  |
|     |          |                                               | 1     | enable CAN wake-up interrupt                   |  |
| 5   | OTE      | R/W                                           | Q     | overtemperature shutdown interrupt enable:     |  |
|     |          | $\Delta' \in$                                 | 0*    | disable overtemperature shutdown interrupt     |  |
|     |          |                                               | 1     | enable overtemperature shutdown interrupt      |  |
| 4   | SPIFE    | R/W                                           | 2     | SPI failure interrupt enable:                  |  |
|     |          | $\left( \begin{array}{c} \end{array} \right)$ | 0*    | disable SPI failure interrupt                  |  |
|     |          |                                               | 1     | enable SPI failure interrupt                   |  |
| 3   | UVCCE    | R/W                                           |       | V <sub>CC</sub> undervoltage interrupt enable: |  |
|     |          |                                               | 0*    | disable V <sub>CC</sub> undervoltage interrupt |  |
|     |          |                                               | 1     | enable V <sub>CC</sub> undervoltage interrupt  |  |

© 2023 NXP B.V. All rights reserved.

| Bit | Symbol   | Access | Value | Description                             |
|-----|----------|--------|-------|-----------------------------------------|
| 2   | reserved | R      | -     | always write 0; ignore on read          |
| 1   | WPRE     | R/W    |       | WAKE pin rising-edge interrupt enable:  |
|     |          |        | 0*    | disable WAKE pin rising-edge interrupt  |
|     |          |        | 1     | enable WAKE pin rising-edge interrupt   |
| 0   | WPFE     | R/W    |       | WAKE pin falling-edge interrupt enable: |
|     |          |        | 0*    | disable WAKE pin falling-edge interrupt |
|     |          |        | 1     | enable WAKE pin falling-edge interrupt  |

#### Table 42. System interrupt enable register (address 010h)...continued

#### Table 43. CAN interrupt enable register (address 011h)

| Bit | Symbol   | Access | Value | Description                             |
|-----|----------|--------|-------|-----------------------------------------|
| 7:4 | reserved | R      | -     | always write 0000; ignore on read       |
| 3   | CBSE     | R/W    |       | CAN bus silence interrupt enable:       |
|     |          |        | 0*    | disable CAN bus silence interrupt       |
|     |          |        | 1     | enable CAN bus silence interrupt        |
| 2   | BUSDOME  | R/W    |       | CAN bus dominant interrupt enable:      |
|     |          |        | 0*    | disable CAN bus dominant interrupt      |
|     |          |        | 1     | enable CAN bus dominant interrupt       |
| 1   | TXD2DOME | R/W    |       | TXD2 dominant timeout interrupt enable: |
|     |          |        | 0*    | disable TXD2 dominant timeout interrupt |
|     |          |        | 1     | enable TXD2 dominant timeout interrupt  |
| 0   | TXDDOME  | R/W    |       | TXD dominant timeout interrupt enable:  |
|     |          | C      | 0*    | disable TXD dominant timeout interrupt  |
|     |          |        | 1     | enable TXD dominant timeout interrupt   |

# Table 44. GPIO interrupt enable register (address 012h)

| Bit | Symbol   | Access | Value | Description                         |  |
|-----|----------|--------|-------|-------------------------------------|--|
| 7:2 | reserved | R      | 0 Y   | always write 000000; ignore on read |  |
| 1   | GPIO2E   | R/W    |       | GPIO2 interrupt enable:             |  |
|     |          |        | 0*    | disable GPIO2 interrupt             |  |
|     |          |        | 1     | enable GPIO2 interrupt              |  |
| 0   | GPIO1E   | R/W    | . 7   | GPIO1 interrupt enable:             |  |
|     |          |        | 0*    | disable GPIO1 interrupt             |  |
|     |          |        | 1     | enable GPIO1 interrupt              |  |

| Bit | Symbol            | Access | Value    | Description                                        |
|-----|-------------------|--------|----------|----------------------------------------------------|
| 7   | PO <sup>[1]</sup> | R/W1C  |          | power-on interrupt:                                |
|     |                   |        | 0        | no power-on interrupt detected                     |
|     |                   |        | 1*       | power-on interrupt detected                        |
| 6   | CW                | R/W1C  |          | CAN wake-up interrupt:                             |
|     |                   |        | 0*       | no CAN wake-up interrupt detected                  |
|     |                   |        | 1        | CAN wake-up interrupt detected                     |
| 5   | ОТ                | R/W1C  |          | overtemperature warning interrupt:                 |
|     |                   |        | 0*       | no overtemperature warning interrupt detected      |
|     |                   |        | 1        | overtemperature warning interrupt detected         |
| 4   | SPIF              | R/W1C  |          | SPI failure interrupt:                             |
|     |                   |        | 0*       | no SPI failure interrupt detected                  |
|     |                   |        | 1        | SPI failure interrupt detected                     |
| 3   | UVCC              | R/W1C  |          | V <sub>CC</sub> undervoltage interrupt:            |
|     |                   |        | 0*       | no V <sub>CC</sub> undervoltage interrupt detected |
|     |                   |        | 1        | V <sub>CC</sub> undervoltage interrupt detected    |
| 2   | reserved          | R      | -        | ignore on read                                     |
| 1   | WPR               | R/W1C  |          | WAKE pin rising-edge interrupt:                    |
|     |                   |        | 0*       | no WAKE pin rising-edge interrupt detected         |
|     |                   |        | 1        | WAKE pin rising-edge interrupt detected            |
| 0   | WPF               | R/W1C  |          | WAKE pin falling-edge interrupt:                   |
|     |                   |        | 0*       | no WAKE pin falling-edge interrupt detected        |
|     |                   |        | 1        | WAKE pin falling-edge interrupt detected           |
|     |                   | 1      | - I.S. 4 |                                                    |

#### Table 45. System interrupt status register (address 060h)

[1] PO interrupt is always enabled.

#### Table 46. CAN interrupt status register (address 061h)

| Bit | Symbol   | Access | Value | Description                                 |
|-----|----------|--------|-------|---------------------------------------------|
| 7:4 | reserved | R      | 10    | always write 0000; ignore on read           |
| 3   | CBS      | R/W1C  |       | CAN bus silence interrupt:                  |
|     | 6        |        | 0*    | no CAN bus silence interrupt detected       |
|     |          |        | 1 0   | CAN bus silence interrupt detected          |
| 2   | BUSDOM   | R/W1C  | 0     | CAN bus dominant interrupt:                 |
|     |          |        | 0*    | no CAN bus dominant interrupt detected      |
|     |          |        | 1     | CAN bus dominant interrupt detected         |
| 1   | TXD2DOM  | R/W1C  | 0     | TXD2 dominant timeout interrupt:            |
|     |          |        | 0*    | no TXD2 dominant timeout interrupt detected |
|     |          |        | 1     | TXD2 dominant timeout interrupt detected    |

© 2023 NXP B.V. All rights reserved.

#### Table 46. CAN interrupt status register (address 061h)...continued

| Bit | Symbol | Access | Value | Description                                |
|-----|--------|--------|-------|--------------------------------------------|
| 0   | TXDDOM | R/W1C  |       | TXD dominant timeout interrupt:            |
|     |        |        | 0*    | no TXD dominant timeout interrupt detected |
|     |        |        | 1     | TXD dominant timeout interrupt detected    |

#### Table 47. Partial networking interrupt status register (address 062h)

| Bit | Symbol                | Access | Value | Description                                                    |
|-----|-----------------------|--------|-------|----------------------------------------------------------------|
| 7:3 | reserved              | R      | -     | ignore on read                                                 |
| 2   | PNFDER <sup>[1]</sup> | R/W1C  |       | partial networking frame detection error interrupt:            |
|     |                       |        | 0*    | no partial networking frame detection error interrupt detected |
|     |                       |        | 1     | partial networking frame detection error interrupt detected    |
| 1:0 | reserved              | R      | -     | ignore on read                                                 |

[1] PNFDER interrupt is always enabled.

#### Table 48. GPIO interrupt status register (address 063h)>

| Bit | Symbol   | Access | Value | Description                 |
|-----|----------|--------|-------|-----------------------------|
| 7:2 | reserved | R      | -     | ignore on read              |
| 1   | GPIO2    | R/W1C  |       | GPIO2 interrupt:            |
|     |          |        | 0*    | no GPIO2 interrupt detected |
|     |          |        | 1     | GPIO2 interrupt detected    |
| 0   | GPIO1    | R/W1C  |       | GPIO1 interrupt:            |
|     |          |        | 0*    | no GPIO1 interrupt detected |
|     |          | 5      | 1     | GPIO1 interrupt detected    |

# 6.12.13 Lock control register

Reset values are indicated by '\*'.

#### Table 49. Lock control register (address 050h)

| Bit     | Symbol   | Access | Value      | Description                                                      |
|---------|----------|--------|------------|------------------------------------------------------------------|
| 7:5     | reserved | R      | -          | always write 000; ignore on read                                 |
| 4 LKGPM |          | R/W    |            | Lock control: general-purpose memory registers (0xFF0 to 0xFF3): |
|         |          |        | 0*         | SPI write access enabled                                         |
|         |          |        | 1          | SPI write access disabled                                        |
| 3       | LKRST    | R/W    | $\bigcirc$ | Lock control: system reset register (0xFE0):                     |
|         |          |        | 0          | SPI write access enabled                                         |
|         |          |        | 1*         | SPI write access disabled                                        |

| Bit         | Symbol | Access | Value                                                                      | Description                                                           |
|-------------|--------|--------|----------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 2           | LKCFG  | R/W    |                                                                            | Lock control: System/Wake/CAN configuration registers (0x40 to 0x46): |
|             |        |        | 0*                                                                         | SPI write access enabled                                              |
|             |        |        | 1                                                                          | SPI write access disabled                                             |
| 1 LKPNC R/W |        |        | Lock control: partial networking configuration registers (0x020 to 0x032): |                                                                       |
|             |        |        | 0*                                                                         | SPI write access enabled                                              |
|             |        |        | 1                                                                          | SPI write access disabled                                             |
| 0           | LKIE   | R/W    |                                                                            | Lock control: interrupt enable registers (0x010, 0x011, 0x012):       |
|             |        |        | 0*                                                                         | SPI write access enabled                                              |
|             |        |        | 1                                                                          | SPI write access disabled                                             |

#### Table 49. Lock control register (address 050h)...continued

#### 6.12.14 General-purpose memory registers

The TJA1466 allocates 4 bytes of memory for general-purpose registers used to store user information. The general-purpose registers can be accessed via the SPI at address 0xFF0 to 0xFF3. Note that these registers are not cleared during a software reset.

| Addr. | Bit | Symbol     | Access | Value | Description              |
|-------|-----|------------|--------|-------|--------------------------|
| FF0h  | 7:0 | GPM[7:0]   | R/W    | 00h*  | general-purpose memory 0 |
| FF1h  | 7:0 | GPM[15:8]  | R/W    | 00h*  | general-purpose memory 1 |
| FF2h  | 7:0 | GPM[23:16] | R/W    | 00h*  | general-purpose memory 2 |
| FF3h  | 7:0 | GPM[31:24] | R/W    | 00h*  | general-purpose memory 3 |

Table 50. General-purpose memory registers 0 to 3 (addresses FF0h to FF3h)

#### 6.12.15 Device identification register

#### Table 51. Device identification register (address FFFh)

| Bit | Symbol | Access | Value      | Description                   |
|-----|--------|--------|------------|-------------------------------|
| 7:5 | IDS    | R 🔊    | -          | device identification number: |
|     |        |        | 00h to 2Fh | reserved                      |
|     |        |        | 30h        | TJA1466A                      |
|     |        |        | 40h        | TJA1466B                      |
|     |        |        | 50h        | TJA1466C                      |
|     | 2      | z $z$  | 51h to FFh | reserved                      |

# 7 Limiting values

#### Table 52. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134); all voltages are referenced to pin GND, unless otherwise specified; positive currents flow into the IC.

| Symbol                    | Parameter                                | Conditions                                                                                    | Min                | Max                                  | Unit |
|---------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|--------------------------------------|------|
| V <sub>x</sub>            | Voltage on pin x <sup>[1]</sup>          | pins VCC, VIO                                                                                 | -0.3               | +6                                   | V    |
|                           |                                          |                                                                                               | -                  | +7 <sup>[2]</sup>                    | V    |
|                           |                                          | pins VBAT, LIMPFSO_N                                                                          | -0.3               | +40                                  | V    |
|                           |                                          | pin INH                                                                                       | -0.3               | V <sub>BAT</sub> +0.3 <sup>[3]</sup> | V    |
|                           |                                          | pins CANH, CANL, WAKE                                                                         | -36                | +40                                  | V    |
|                           |                                          | pins RXD, TXD, SCSN, SCK, SDI, SDO,<br>RST_N, GPIOx                                           | -0.3               | V <sub>IO</sub> +0.3 <sup>[4]</sup>  | V    |
| I <sub>O(INH)</sub>       | output current on pin INH                |                                                                                               | -2                 | -                                    | mA   |
| I <sub>O(LIMPFSO_N)</sub> | output current on pin<br>LIMPFSO_N       | AZZZ                                                                                          | -                  | 2                                    | mA   |
| V <sub>(CANH-CANL)</sub>  | voltage between pin CANH<br>and pin CANL | 4.4                                                                                           | -40                | +40                                  | V    |
| V <sub>trt</sub>          | transient voltage                        | on pins VBAT, WAKE, CANH, CANL                                                                | [5]                |                                      |      |
|                           | 5                                        | pulse 1                                                                                       | -100               | -                                    | V    |
|                           |                                          | pulse 2a                                                                                      | -                  | +75                                  | V    |
|                           |                                          | pulse 3a                                                                                      | -150               | -                                    | V    |
|                           |                                          | pulse 3b                                                                                      | -                  | +100                                 | V    |
| V <sub>ESD</sub>          | electrostatic discharge                  | IEC 61000-4-2 (150 pF, 330 $\Omega$ discharge circuit)                                        | [6]                |                                      |      |
|                           | voltage                                  | on pins CANH, CANL; on pin VBAT with 100 nF capacitor; on pin WAKE with 33 $k\Omega$ resistor | -8                 | +8                                   | kV   |
|                           |                                          | Human Body Model (HBM)                                                                        |                    |                                      |      |
|                           | A C                                      | on any pin                                                                                    | [7] -4             | +4                                   | kV   |
|                           |                                          | on pins CANH, CANL                                                                            | <sup>[8]</sup> -8  | +8                                   | kV   |
|                           |                                          | Charged Device Model (CDM)                                                                    | [9]                |                                      |      |
|                           | X K                                      | on any pin                                                                                    | -500               | +500                                 | V    |
| T <sub>vj</sub>           | virtual junction temperature             |                                                                                               | <sup>10]</sup> -40 | +150                                 | °C   |
| T <sub>stg</sub>          | storage temperature                      |                                                                                               | <sup>11]</sup> -55 | +150                                 | °C   |

[1] The device can sustain voltages up to the specified values over the product lifetime, provided applied voltages (including transients) never exceed these values.

[2] The device can withstand voltages between 6 V and 7 V for a total of 20 s over the product lifetime.

[3] Absolute maximum of 40 V.
[4] Subject to the qualifications of
[5] Verified by an external test homeone.

[4] Subject to the qualifications detailed in Table notes 1 and 2 above for pin VIO, and for VIO-related input pins.

5] Verified by an external test house according to IEC TS 62228, Section 4.2.4; parameters for standard pulses defined in ISO 7637, part 2.

[6] Verified by an external test house according to IEC TS 62228, Section 4.3.

[7] According to AEC-Q100-002.

[8] Pins stressed to reference group containing all ground and supply pins, emulating the application circuit (Figure 16). HBM pulse as specified in AEC-Q100-002 used.

[9] According to AEC-Q100-011.

[10] In accordance with IEC 60747-1. An alternative definition of virtual junction temperature is:  $T_{vj} = T_{amb} + P \times R_{th(j-a)}$ , where  $R_{th(j-a)}$  is a fixed value used in the calculation of  $T_{vj}$ . The rating for  $T_{vj}$  limits the allowable combinations of power dissipation (P) and ambient temperature ( $T_{amb}$ ).

CONFIDENTIAL

[11] T<sub>stg</sub> in application according to IEC61360-4. For component transport and storage conditions, see instead IEC61760-2.

# 8 Thermal characteristics

#### Table 53. Thermal characteristics

Value determined for free convection conditions on a JEDEC 2S2P board.

| Symbol                | Parameter                                                          | Conditions <sup>[1]</sup> | Тур | Unit |
|-----------------------|--------------------------------------------------------------------|---------------------------|-----|------|
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient                        | DHVQFN18                  | 68  | K/W  |
| R <sub>th(j-c)</sub>  | thermal resistance from junction to case <sup>[2]</sup>            | DHVQFN18                  | 28  | K/W  |
| $\Psi_{j\text{-top}}$ | thermal characterization parameter from junction to top of package | DHVQFN18                  | 9   | K/W  |

According to JEDEC JESD51-2, JESD51-5 and JESD51-7 at natural convection on 2s2p board. Board with two inner copper layers (thickness: 35 μm) and thermal via array under the exposed pad connected to the first inner copper layer (thickness: 70 μm).

[2] Case temperature refers to the center of the heatsink at the bottom of the package.

# **9** Static characteristics

#### Table 54. Static characteristics

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{L}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol             | Parameter                       | Conditions                                                               | Min  | Тур | Max   | Unit |
|--------------------|---------------------------------|--------------------------------------------------------------------------|------|-----|-------|------|
| Supply; pi         | n VCC                           | 1 01 74 B                                                                | 1    |     |       |      |
| V <sub>CC</sub>    | supply voltage                  | N N P                                                                    | 4.5  | -   | 5.5   | V    |
| V <sub>uvd</sub>   | undervoltage detection voltage  |                                                                          | 4    | -   | 4.5   | V    |
| V <sub>uvhys</sub> | undervoltage hysteresis voltage | A & Q , P                                                                | 50   | -   | -     | mV   |
| I <sub>CC</sub>    | supply current                  | Normal mode; dominant; V <sub>TXD</sub> = 0 V                            |      |     |       |      |
|                    |                                 | t < t <sub>to(dom)TXD</sub>                                              | -    | 42  | 60    | mA   |
|                    | d unde                          | short circuit on bus lines; -<br>3 V < ( $V_{CANH} = V_{CANL}$ ) < +40 V | -    | -   | 125   | mA   |
|                    |                                 | Normal mode, recessive; $V_{TXD} = V_{IO}$                               | -    | 7   | 10    | mA   |
|                    |                                 | Listen-only mode, LPL = 0                                                | -    | 7   | 10    | mA   |
|                    |                                 | Listen-only mode; LPL = 1; VBATVCC = 0;<br>$T_{vj} < 150 \text{ °C}$     | -    | -   | 23    | μA   |
|                    | Z d.                            | Listen-only mode; LPL = 1; VBATVCC = 1;<br>$T_{vj}$ < 150 °C             | -    | 90  | 165   | μA   |
|                    |                                 | Standby or Sleep mode; T <sub>vj</sub> < 85 °C                           | -    | -   | 2     | μA   |
|                    |                                 | Standby or Sleep mode; T <sub>vj</sub> < 150 °C                          | -    | -   | 23    | μA   |
| I/O level a        | dapter supply; pin VIO          | 2 00                                                                     |      |     |       |      |
| V <sub>IO</sub>    | supply voltage                  |                                                                          | 1.71 | -   | 5.5   | V    |
| V <sub>uvd</sub>   | undervoltage detection          | Sleep mode [2]                                                           | 1.5  | -   | 1.71  | V    |
|                    | voltage                         | all modes except Sleep and Off [2]                                       |      |     |       | V    |
|                    |                                 | TJA1466A                                                                 | 1.62 | -   | 1.692 | V    |
|                    |                                 | TJA1466B                                                                 | 2.97 | -   | 3.102 | V    |

Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                          | Parameter                      | Conditions                                                                                                                                                         | Min   | Тур         | Max         | Unit |
|---------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|-------------|------|
|                                 |                                | TJA1466C                                                                                                                                                           | 4.5   | -           | 4.7         | V    |
| V <sub>uvr</sub>                | undervoltage release           | all modes except Sleep and Off                                                                                                                                     |       | 0           |             |      |
|                                 | voltage                        | TJA1466A                                                                                                                                                           | 1.638 | 6           | 1.71        | V    |
|                                 |                                | TJA1466B                                                                                                                                                           | 3.003 | Γ.v.        | 3.135       | V    |
|                                 |                                | TJA1466C                                                                                                                                                           | 4.55  | 5           | 4.75        | V    |
| V <sub>uvhys</sub>              | undervoltage hysteresis        | Sleep mode                                                                                                                                                         | 33    | -           | -           | mV   |
|                                 | voltage                        | all modes except Sleep and Off                                                                                                                                     | .0    |             |             |      |
|                                 |                                | TJA1466A                                                                                                                                                           | 14    | -           | -           | mV   |
|                                 |                                | TJA1466B                                                                                                                                                           | 26    | -           | -           | mV   |
|                                 |                                | TJA1466C                                                                                                                                                           | 40    | -           | -           | mV   |
| V <sub>ovd</sub>                | overvoltage threshold          | all modes except Sleep and Off                                                                                                                                     | Y     |             |             |      |
|                                 | voltage                        | TJA1466A                                                                                                                                                           | 1.89  | -           | 1.98        | mV   |
|                                 |                                | TJA1466B                                                                                                                                                           | 3.465 | -           | 3.63        | mV   |
|                                 |                                | TJA1466C                                                                                                                                                           | 5.25  | -           | 5.5         | mV   |
| I <sub>IO</sub>                 | supply current                 | Normal or Listen-only mode; $V_{TXD} = V_{IO}$                                                                                                                     | -     | -           | 3           | μA   |
|                                 |                                | Standby or Sleep mode;; T <sub>vj</sub> < 85 °C                                                                                                                    | -     | -           | 2           | μA   |
|                                 | K                              | Standby or Sleep mode; T <sub>vj</sub> < 150 °C                                                                                                                    | -     | -           | <tbd></tbd> | μA   |
| Supply; pi                      | n VBAT                         |                                                                                                                                                                    |       |             |             |      |
| Supply; pin<br>V <sub>BAT</sub> | battery supply voltage         | $\bigcirc$                                                                                                                                                         | 4.75  | -           | 40          | V    |
|                                 |                                | extended range                                                                                                                                                     | 4.25  | -           | 40          | V    |
| V <sub>uvd</sub>                | undervoltage detection voltage | all modes [2]                                                                                                                                                      | 4.25  | -           | 4.75        | V    |
| I <sub>BAT</sub>                | battery supply current         | Normal mode or (ListenOnly mode and VBATCC = 1 and LPL = 0); pin INH left open; CXLDE = 0; $V_{BAT} \le 28 \text{ V}$                                              | -     | -           | 400         | μA   |
|                                 | Ac                             | Listen-only mode; pin INH left open;<br>CXLDE = 0; V <sub>BAT</sub> ≤ 28 V                                                                                         | -     | -           | 525         | μA   |
|                                 | NO.                            | Sleep or Standby mode; CAN Offline Bias<br>mode; pin INH left open; CXLDE = 0;<br>CWE = 1; CPNC = 1; PNCOK = 1; $V_{WAKE} = V_{BAT}$ ; $V_{BAT} \leq 28 \text{ V}$ |       |             |             |      |
|                                 |                                | VBATVCC = 0; Tvj < 85 °C                                                                                                                                           | -     | -           | 450         | μA   |
|                                 |                                | VBATVCC = 0; Tvj < 150 °C                                                                                                                                          | -     | -           | 500         | μA   |
|                                 |                                | VBATVCC = 1; Tvj < 85 °C                                                                                                                                           | -     | -           | 350         | μA   |
|                                 |                                | VBATVCC = 1; Tvj < 150 °C                                                                                                                                          | -     | -           | 375         | μA   |
|                                 |                                | additional battery current when CXLDE =<br>1: all modes except Off and CAN Offline                                                                                 | -     | <tbd></tbd> | 110         | μA   |

#### Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                        | Conditions                                                                                                      | Min                | Тур         | Мах                | Unit |
|-----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------------|-------------|--------------------|------|
|                       |                                  | Standby mode; CAN Offline mode; pin INH left open; $V_{WAKE} = V_{BAT}$ ; $V_{BAT} <= 28 V$                     | 1                  |             |                    |      |
|                       |                                  | Tvj < 85 °C                                                                                                     | -                  | <tbd></tbd> | 50                 | μA   |
|                       |                                  | Tvj < 150 °C                                                                                                    | 2                  | <tbd></tbd> | 60                 | μA   |
|                       |                                  | Sleep mode; CAN Offline mode; $V_{WAKE} = V_{BAT}$ ; $V_{BAT} \le 28 \text{ V}$                                 |                    | 4           |                    |      |
|                       |                                  | Tvj < 85 °C                                                                                                     | - ~                | <tbd></tbd> | 25                 | μA   |
|                       |                                  | Tvj < 150 °C                                                                                                    | -, 0               | <tbd></tbd> | 35                 | μA   |
|                       |                                  | $V_{BAT}$ = 32 V; ISODIS = 0; additional current<br>due to $V_{BAT}$ being increased to 32 V                    | 30                 | <tbd></tbd> | 0.5                | mA   |
|                       |                                  | $V_{BAT}$ = 40 V;ISODIS = 0; additional current<br>due to $V_{BAT}$ being increased to 40 V                     | Y                  | <tbd></tbd> | 1.8                | mA   |
| CAN trans             | mit data input; pin TXD          | N R R O                                                                                                         |                    |             |                    |      |
| V <sub>IH</sub>       | HIGH-level input voltage         | A A B                                                                                                           | 0.7V <sub>IO</sub> | -           | -                  | V    |
| V <sub>IL</sub>       | LOW-level input voltage          |                                                                                                                 | -                  | -           | 0.3V <sub>IO</sub> | V    |
| V <sub>hys(TXD)</sub> | hysteresis voltage on pin<br>TXD | XAS 8                                                                                                           | 50                 | -           | -                  | mV   |
| R <sub>pu</sub>       | pull-up resistance               |                                                                                                                 | 20                 | -           | 80                 | kΩ   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | $TXD = high-Z \text{ or } V_{IO} < V_{uvd(VIO)};$<br>0 V < V <sub>TXD</sub> < V <sub>IO</sub>                   | -5                 | -           | +5                 | μA   |
| C <sub>i</sub>        | input capacitance                | [3]                                                                                                             | -                  | -           | 10                 | pF   |
| CAN recei             | ve data output; pin RXD          | 2 (2.0                                                                                                          | 1                  | 1           |                    |      |
| I <sub>OH</sub>       | HIGH-level output current        | $V_{RXD} = V_{IO} - 0.4 V$                                                                                      | -10                | -           | -1                 | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>RXD</sub> = 0.4 V                                                                                        | 1                  | -           | 10                 | mA   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | RXD = high-Z or $V_{IO} < V_{uvd(VIO)}$ ;<br>0 V < $V_{RXD} < V_{IO}$                                           | -5                 | -           | +5                 | μA   |
| Serial peri           | pheral interface                 |                                                                                                                 |                    |             | 1                  | 1    |
| input pins            | SDI, SCK and SCSN                | 22                                                                                                              |                    |             |                    |      |
| VIH                   | HIGH-level input voltage         | 12 O                                                                                                            | 0.7V <sub>IO</sub> | -           | -                  | V    |
| V <sub>IL</sub>       | LOW-level input voltage          | 52 .0                                                                                                           | -                  | -           | 0.3V <sub>IO</sub> | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                 | 50                 | -           | -                  | mV   |
| R <sub>pd</sub>       | pull-down resistance             | on pins SCK and SDI in Repeater mode;<br>$V_{SCK} = V_{IL}$ ; $V_{SDI} = V_{IL}$                                | 20                 | -           | 80                 | kΩ   |
| R <sub>pu</sub>       | pull-up resistance               | on pins SCK and SDI in Repeater mode; $V_{SCK} = V_{IH}$ ; $V_{SDI} = V_{IH}$                                   | 20                 | -           | 80                 | kΩ   |
|                       |                                  | on pin SCSN                                                                                                     | 20                 | -           | 80                 | kΩ   |
| I <sub>IL(off)</sub>  | Off state input leakage current  | pins SDI and SCK; high-Z or<br>$V_{IO} < V_{uvd(VIO)}$ ; 0 V < $V_{SDI} < V_{IO}$ ;<br>0 V < $V_{SCK} < V_{IO}$ | -5                 | -           | +5                 | μA   |

Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                        | Conditions                                                                                                                                                                                                                                                                                          | Min                | Тур | Мах                | Unit |
|-----------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------------------|------|
| C <sub>i</sub>        | input capacitance                | [3]                                                                                                                                                                                                                                                                                                 |                    | -   | 10                 | pF   |
| output pin            | SDO                              |                                                                                                                                                                                                                                                                                                     |                    | 00  |                    |      |
| I <sub>OH</sub>       | HIGH-level output current        | V <sub>SDO</sub> = VIO - 0.4 V                                                                                                                                                                                                                                                                      | -10                | 5   | -1                 | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>SDO</sub> = 0.4 V                                                                                                                                                                                                                                                                            | 1                  | Υ.  | 10                 | mA   |
| I <sub>OL(off)</sub>  | Off state output leakage current | $V_{SCSN} = V_{IO}$ or high-Z or $V_{IO} < V_{uvd(VIO)}$ ;<br>0 V < $V_{SDO} < V_{IO}$                                                                                                                                                                                                              | -5                 | 4   | +5                 | μA   |
| General pu            | irpose I/Os; pins GPIOx          | 60                                                                                                                                                                                                                                                                                                  | 1                  |     |                    |      |
| I <sub>OH</sub>       | HIGH-level output current        | V <sub>GPIOx</sub> = VIO - 0.4 V; depending on GPIO configuration                                                                                                                                                                                                                                   | -10                | -   | -1                 | mA   |
| I <sub>OL</sub>       | LOW-level output current         | V <sub>GPIOx</sub> = 0.4 V; depending on GPIO configuration                                                                                                                                                                                                                                         | 1                  | -   | 10                 | mA   |
| V <sub>IH</sub>       | HIGH-level input voltage         | depending on GPIO configuration                                                                                                                                                                                                                                                                     | 0.7V <sub>IO</sub> | -   | -                  | V    |
| VIL                   | LOW-level input voltage          | depending on GPIO configuration                                                                                                                                                                                                                                                                     | -                  | -   | 0.3V <sub>IO</sub> | V    |
| V <sub>hys</sub>      | hysteresis voltage               | depending on GPIO configuration                                                                                                                                                                                                                                                                     | 50                 | -   | -                  | mV   |
| R <sub>pu</sub>       | pull-up resistance               | depending on GPIO configuration                                                                                                                                                                                                                                                                     | 20                 | -   | 80                 | kΩ   |
| R <sub>pd</sub>       | pull-down resistance             | depending on GPIO configuration                                                                                                                                                                                                                                                                     | 20                 | -   | 80                 | kΩ   |
| I <sub>OL(off)</sub>  | Off state output leakage current | high-Z or $V_{IO} < V_{uvd(VIO)}$ ; 0 V < $V_{GPIOx} < V_{IO}$                                                                                                                                                                                                                                      | -5                 | -   | 5                  | μA   |
| Ci                    | input capacitance                |                                                                                                                                                                                                                                                                                                     | -                  | -   | 10                 | pF   |
| Reset inpu            | t/output; pin RST_N              | 0 2 2                                                                                                                                                                                                                                                                                               |                    | 1   |                    |      |
| V <sub>IH</sub>       | HIGH-level input voltage         |                                                                                                                                                                                                                                                                                                     | 0.7V <sub>IO</sub> | -   | -                  | V    |
| V <sub>IL</sub>       | LOW-level input voltage          | K O K                                                                                                                                                                                                                                                                                               | -                  | -   | 0.3V <sub>IO</sub> | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                                                                                                                                                                                                     | 50                 | -   | -                  | mV   |
| V <sub>OL</sub>       | LOW-level output voltage         | $ \begin{array}{l} I_{RST\_N} = 1 \text{ mA; } ((0 \text{ V} \leq \text{V}_{BAT} \geq \text{V}_{uvd(VBAT)}) \\ \text{and } \text{V}_{VIO} \geq 1.2 \text{ V}) \text{ or } (\text{V}_{BAT} > \text{V}_{uvd(VBAT)}) \text{ and} \\ (0 \text{ V} \leq \text{V}_{VIO} \leq 5.5 \text{ V}) \end{array} $ | 0                  | -   | 0.4                | V    |
| R <sub>pu</sub>       | pull-up resistance               | to V <sub>IO</sub>                                                                                                                                                                                                                                                                                  | 20                 | -   | 80                 | kΩ   |
| C <sub>i</sub>        | input capacitance                |                                                                                                                                                                                                                                                                                                     | -                  | -   | 10                 | pF   |
| Local wake            | e-up input; pin WAKE             |                                                                                                                                                                                                                                                                                                     |                    | 1   |                    |      |
| R <sub>pu</sub>       | pull-up resistance               | $V_{WAKE} > V_{th(wake)(max)}$ for t > t <sub>wake(max)</sub>                                                                                                                                                                                                                                       | 100                | -   | 400                | kΩ   |
| R <sub>pd</sub>       | pull-down resistance             | $V_{WAKE} < V_{th(wake)(min)}$ for t > t <sub>wake(max)</sub>                                                                                                                                                                                                                                       | 100                | -   | 400                | kΩ   |
| V <sub>th(wake)</sub> | wake-up threshold voltage        | Sleep or Standby mode                                                                                                                                                                                                                                                                               | 1.8                | -   | 2.6                | V    |
| V <sub>hys</sub>      | hysteresis voltage               | 29                                                                                                                                                                                                                                                                                                  | 90                 | -   | -                  | mV   |
| Limp/fail-s           | afe ouput; pin LIMPFSO_N         | 6                                                                                                                                                                                                                                                                                                   |                    |     |                    |      |
| V <sub>OL</sub>       | LOW-level output voltage         | I <sub>LIMPFSO_N</sub> = 2 mA; LIMPFSO_N pin LOW<br>(bit LIMPFSOC = 01)                                                                                                                                                                                                                             | 0                  | -   | 0.5                | V    |

Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_I$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                | Parameter                           | Conditions                                                                                                                       | Min                              | Тур | Max                | Unit |
|-----------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|--------------------|------|
| IL                    | leakage current                     | V <sub>LIMPFSO_N</sub> = 40 V; LIMPFSO_N pin HIGH<br>(V <sub>IO</sub> ) or high-Z (bit LIMPFSOC = 00, 10 or<br>11)               | -2                               | -   | 2                  | μA   |
| ΔV <sub>H</sub>       | HIGH-level voltage drop             | I <sub>LIMPFSO_N</sub> = -100 μA; LIMPFSO_N pin<br>HIGH (V <sub>IO</sub> ; bit LIMPFSOC = 10 or 11)                              | 0                                |     |                    |      |
|                       |                                     | TJA1466A                                                                                                                         | 0                                | -   | 0.4                | V    |
|                       |                                     | TJA1466B, TJA1466C                                                                                                               | 0                                | -   | 1                  | V    |
| I <sub>O(sc)</sub>    | short-circuit output current        | V <sub>LIMPFSO_N</sub> = 40 V; LIMPFSO_N pin LOW<br>(bit LIMPFSOC = 01)                                                          | 2                                | -   | 18                 | mA   |
| V <sub>th(i)</sub>    | input threshold voltage             | for read back                                                                                                                    | 0.5                              | -   | 1.3                | V    |
| V <sub>hys(i)</sub>   | input hysteresis voltage            | for read back                                                                                                                    | <tbd></tbd>                      | -   | <tbd></tbd>        | mV   |
| Inhibit outp          | ut pin; pin INH                     |                                                                                                                                  | H                                | 1   | 1                  |      |
| ΔV <sub>H</sub>       | HIGH-level voltage drop             | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -1 \text{ mA}$                                                                      | 0                                | -   | 1                  | V    |
|                       |                                     | $\Delta V_{H} = V_{BAT} - V_{INH}; I_{INH} = -2 \text{ mA}$                                                                      | 0                                | -   | 2                  | V    |
| IL                    | leakage current                     | Sleep mode; high-Z                                                                                                               | -2                               | -   | 2                  | μA   |
| I <sub>O(sc)</sub>    | short-circuit output current        | V <sub>INH</sub> = 0 V                                                                                                           | -15                              | -   | -2                 | mA   |
|                       | bins CANH and CANL                  | X X X X                                                                                                                          |                                  | 1   | 1                  |      |
| V <sub>O(dom)</sub>   | dominant output voltage             | CAN Active mode; $V_{TXD} = 0 V$ ;<br>t < $t_{to(dom)TXD}$ ; 4.75 V ≤ $V_{CC}$ ≤ 5.25 V                                          |                                  |     |                    |      |
|                       |                                     | pin CANH; $R_L = 45 \Omega$ to 65 $\Omega$                                                                                       | 3                                | 3.5 | 4.26               | V    |
|                       | 4                                   | pin CANL; $R_L = 45 \Omega$ to $65 \Omega$                                                                                       | 0.77                             | 1.5 | 2.01               | V    |
| V <sub>TXsym</sub>    | transmitter voltage symmetry        | $V_{TXsym} = V_{CANH} + V_{CANL}; C_{SPLIT} = 4.7 \text{ nF};$<br>$f_{TXD} = 250 \text{ kHz}, 1 \text{ MHz or } 2.5 \text{ MHz}$ | <sup>3]</sup> 0.9V <sub>CC</sub> | -   | 1.1V <sub>CC</sub> | V    |
| V <sub>cm(step)</sub> | common mode voltage step            |                                                                                                                                  | 1]                               | -   | +150               | mV   |
| V <sub>cm(p-p)</sub>  | peak-to-peak common mode<br>voltage |                                                                                                                                  | -5000<br> ]                      | -   | +300               | mV   |
| V <sub>O(dif)</sub>   | differential output voltage         | CAN Active mode; dominant; Normal mode; $V_{TXD} = 0 V$ ; t < $t_{to(dom)TXD}$ ; 4.<br>75 V ≤ $V_{CC} \le 5.25 V$                | 1]                               |     |                    |      |
|                       |                                     | $R_L = 45 \Omega$ to $65 \Omega$                                                                                                 | 1.5                              | -   | 2.75               | V    |
|                       |                                     | $R_L = 45 \Omega$ to 70 $\Omega$                                                                                                 | 1.5                              | -   | 3.3                | V    |
|                       |                                     | R <sub>L</sub> = 2240 Ω <sup>[3</sup>                                                                                            | <sup>3]</sup> 1.5                | -   | 5                  | V    |
|                       |                                     | CAN Active mode, recessive; CAN Listen-<br>only or CAN Offline Bias mode; $V_{TXD} = V_{IO}$ ;<br>no load                        | -50                              | -   | +50                | mV   |
|                       |                                     | CAN Offline mode; no load                                                                                                        | -0.2                             | -   | +0.2               | V    |

Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_{I}$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                                         | Parameter                                   | Conditions                                                                                                                                                                                          | Min   | Тур | Мах   | Unit |
|------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>O(rec)</sub> recessive output voltage   |                                             | CAN Active, CAN Listen-only or<br>CAN Offline Bias mode; $V_{TXD} = V_{IO}$ ;<br>VBATVCC = 1 or VBATVCC = 0 and<br>$V_{BAT} \ge 5.5 V$ ; no load                                                    | 2     | 2.5 | 3     | V    |
|                                                |                                             | CAN Offline mode; no load                                                                                                                                                                           | -0.1  | 0   | +0.1  | V    |
| $V_{th(RX)dif}$                                | differential receiver<br>threshold voltage  | $\begin{array}{l} -12 \ V \leq V_{CANH} \leq +12 \ V; \ - \\ 12 \ V \leq V_{CANL} \leq +12 \ V \end{array}$                                                                                         |       | 1   |       |      |
|                                                |                                             | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode                                                                                                                                             | 0.5   | -   | 0.9   | V    |
|                                                |                                             | CAN Offline mode                                                                                                                                                                                    | 0.4   | -   | 1.1   | V    |
|                                                |                                             | out-of-bounds receiver; no load;<br>CXLDE = 1                                                                                                                                                       | -0.45 | -   | -0.25 | V    |
| V <sub>rec(RX)</sub>                           | receiver recessive voltage                  | $\begin{array}{l} -12 \ V \leq V_{CANH} \leq +12 \ V; \ -\\ 12 \ V \leq V_{CANL} \leq +12 \ V \end{array}$                                                                                          | 7     |     |       |      |
|                                                |                                             | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode                                                                                                                                             | -4    | -   | +0.5  | V    |
|                                                |                                             | CAN Offline mode                                                                                                                                                                                    | -4    | -   | +0.4  | V    |
|                                                |                                             | out-of-bounds receiver; no load;<br>CXLDE = 1                                                                                                                                                       | -0.25 | -   | 8     | V    |
| V <sub>dom(RX)</sub> receiver dominant voltage |                                             | $\begin{array}{l} -12 \ V \leq V_{CANH} \leq +12 \ V; \ -\\ 12 \ V \leq V_{CANL} \leq +12 \ V \end{array}$                                                                                          |       |     |       |      |
|                                                | 2                                           | CAN Active, CAN Listen-only or CAN<br>Offline Bias mode                                                                                                                                             | 0.9   | -   | 9     | V    |
|                                                |                                             | CAN Offline mode                                                                                                                                                                                    | 1.1   | -   | 9     | V    |
|                                                | DQ.                                         | out-of-bounds receiver; no load;<br>CXLDE = 1                                                                                                                                                       | -8    | -   | -0.45 | V    |
| V <sub>hys(RX)</sub> dif                       | differential receiver<br>hysteresis voltage | -12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V; -<br>12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V; CAN Active, CAN<br>Listen-only or CAN Offline Bias mode; no<br>load                                   | 50    | -   | -     | mV   |
| I <sub>O(sc)</sub>                             | short-circuit output current                | $\begin{array}{l} -15 \ V \leq V_{CANH} \leq +40 \ V; \ -\\ 15 \ V \leq V_{CANL} \leq +40 \ V \end{array}$                                                                                          | -     | -   | 115   | mA   |
| I <sub>O(sc)</sub> rec                         | recessive short-circuit output<br>current   | $\begin{array}{l} -27 \ V \leq V_{CANH} \leq +32 \ V; \ - \\ 27 \ V \leq V_{CANL} \leq +32 \ V; \ Normal \ or \ Listenonly \ mode; \ V_{TXD} = V_{IO} \ for \ t > t_{d(TXD-busrec)end} \end{array}$ | -3    | -   | +3    | mA   |
| IL                                             | leakage current                             | $V_{CC} = V_{IO} = 0$ V or pins shorted to GND via<br>47 K $\Omega$ ; $V_{CANH} = V_{CANL} = 5$ V;                                                                                                  | -10   | -   | +10   | μA   |
| R <sub>i</sub>                                 | input resistance                            | $-2 \text{ V} \leq \text{V}_{\text{CANL}} \leq +7 \text{ V}; -2 \text{ V} \leq \text{V}_{\text{CANH}} \leq +7 \text{ V}$                                                                            | 16    | 32  | 50    | kΩ   |
| ΔR <sub>i</sub>                                | input resistance deviation                  | $0 V \le V_{CANL} \le +5 V$ ; $0 V \le V_{CANH} \le +5 V$                                                                                                                                           | -3    | -   | +3    | %    |
| R <sub>i(dif)</sub>                            | differential input resistance               | $-2 \text{ V} \leq \text{V}_{\text{CANL}} \leq +7 \text{ V}; -2 \text{ V} \leq \text{V}_{\text{CANH}} \leq +7 \text{ V}$                                                                            | 32    | 64  | 100   | kΩ   |

#### Table 54. Static characteristics...continued

 $T_{vj}$  = -40 °C to +175°C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_I$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground; positive currents flow into the IC.<sup>[7]</sup>

| Symbol                    | Parameter                                                           | Conditions                                                                                                                                                         | Min                     | Тур | Max  | Unit |
|---------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|------|
| C <sub>i(cm)</sub>        | common-mode input<br>capacitance                                    | [3]                                                                                                                                                                | 1                       | -   | 30   | pF   |
| C <sub>i(dif)</sub>       | differential input capacitance                                      | [3]                                                                                                                                                                | -                       | -77 | 15   | pF   |
| Signal Impre              | ovement function on CANH or                                         | CANL; +4.75 V ≤ V <sub>CC</sub> ≤ +5.25 V; see <u>Figure 15</u> .                                                                                                  | $\overline{\mathbf{O}}$ |     |      |      |
| R <sub>i(actrec)</sub>    | active recessive phase input resistance <sup>[7]</sup>              | bus dominant-to-recessive<br>transition; +2 V $\leq$ V <sub>CANH</sub> $\leq$ V <sub>CC</sub> - 2 V;<br>+2 V $\leq$ V <sub>CANL</sub> $\leq$ V <sub>CC</sub> - 2 V | 37.5                    | -   | 66.5 | Ω    |
| R <sub>i(dif)actrec</sub> | active recessive phase differential input resistance <sup>[7]</sup> | R <sub>i(dif)actrec</sub> = R <sub>i(actrec)</sub> CANH + R <sub>i(actrec)</sub> CANL                                                                              | 75                      | -   | 133  | Ω    |
| Temperatur                | e detection                                                         | X                                                                                                                                                                  | 6                       |     |      |      |
| T <sub>j(sd)</sub>        | shutdown junction<br>temperature                                    |                                                                                                                                                                    | 180                     | -   | 200  | °C   |
| T <sub>j(sd)rel</sub>     | release shutdown junction temperature                               |                                                                                                                                                                    | 175                     | -   | 195  | °C   |

[1] All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified temperature and power supply voltage ranges.

[2] Undervoltage is detected between min and max values. Undervoltage is guaranteed to be detected below min value and guaranteed not to be detected above max value.

[3] Not tested in production; guaranteed by design.

[4] The test circuit used to measure the bus output voltage symmetry and the common-mode voltages (which includes C<sub>SPLIT</sub>) is shown in Figure 18.

[5] See <u>Figure 11</u>.

[6] This parameter is defined in CiA specification CiA 601-4 as t<sub>SIC\_TX\_base</sub> and is specified in the Dynamic Characteristics table (see <u>Table 55</u> and <u>Figure 15</u>).
 [7] Extended dominant and active recessive phases are not DC states and are only valid for a limited time after a dominant-to-recessive transition on pin TXD.



# **10** Dynamic characteristics

#### Table 55. Dynamic characteristics

 $T_{vj}$  = -40 °C to +175 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                                 | Parameter                                                  | Conditions                                                                                    | M                 | in                  | Тур     | Max             | Unit                                                              |
|----------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------|---------------------|---------|-----------------|-------------------------------------------------------------------|
| CAN timing cl                          | haracteristics; $V_{CC}$ = 4.75 V to 5.25 V; $t_{bit(TX)}$ | ,<br><sub>D)</sub> ≥ 125 ns; see <u>Figure 12,</u> <u>Figure</u>                              | 1 <u>3, Fi</u>    | gure                | 15, Fig | ure 17          | -                                                                 |
| t <sub>d(TXD-busdom)</sub>             | delay time from TXD to bus dominant                        | Normal mode                                                                                   | 7-                | $\overline{\wedge}$ |         | 80              | ns                                                                |
| t <sub>d(TXD-busrec)</sub>             | delay time from TXD to bus recessive                       | Normal mode                                                                                   | -                 |                     | -       | 80              | ns                                                                |
| t <sub>d(busdom-RXD)</sub>             | delay time from bus dominant to RXD                        | Normal or Listen-Only mode                                                                    | - E               | ~                   | -       | 110             | ns                                                                |
| t <sub>d(busrec-RXD)</sub>             | delay time from bus recessive to RXD                       | Normal or Listen-Only mode                                                                    | 7-                | Y                   | -       | 110             | ns                                                                |
| t <sub>d(TXDL-RXDL)</sub>              | delay time from TXD LOW to RXD LOW                         | Normal mode                                                                                   | 1                 |                     | -       | 190             | ns                                                                |
|                                        |                                                            | V <sub>CC</sub> = 4.5 V to 5.5 V; Normal mode                                                 | Ò-                |                     | -       | 255             | ns                                                                |
| t <sub>d(TXDH-RXDH)</sub>              | delay time from TXD HIGH to RXD HIGH                       | Normal mode                                                                                   | -                 |                     | -       | 190             | ns                                                                |
|                                        | 1                                                          | V <sub>CC</sub> = 4.5 V to 5.5 V; Normal mode                                                 | -                 |                     | -       | 255             | ns                                                                |
| t <sub>d(TXD-</sub><br>busrec)end      | delay time from TXD to bus recessive end                   | Normal mode                                                                                   | [2]<br>[3]        |                     | -       | 530             | ns                                                                |
| t <sub>d(TXD-</sub><br>busactrec)start | delay time from TXD to bus active recessive start          | Normal mode                                                                                   | [2] -             |                     | -       | 120             | ns                                                                |
| t <sub>d(TXD-</sub><br>busactrec)end   | delay time from TXD to active recessive end                | Normal mode                                                                                   | [2] 3             | 55                  | -       | -               | ns                                                                |
| CAN FD timin                           | g characteristics according to CiA 601-4; V                | $_{\rm CC}$ = 4.75 V to 5.25 V; $t_{\rm bit(TXD)} \ge 125$                                    | ins; s            | see <mark>F</mark>  | igure 1 | <u>3</u> , Figu | <u>e 17<sup>[4]</sup> (4) (4) (4) (4) (4) (4) (4) (4) (4) (4)</u> |
| ∆t <sub>bit(bus)</sub>                 | transmitted recessive bit width deviation                  | $\Delta t_{bit(bus)} = t_{bit(bus)} - t_{bit(TXD)}$                                           | -1                |                     | -       | +10             | ns                                                                |
| ∆t <sub>rec</sub>                      | receiver timing symmetry                                   | $\Delta t_{rec} = t_{bit(RXD)} - t_{bit(bus)}$                                                | -2                | 20                  | -       | +15             | ns                                                                |
| ∆t <sub>bit(RXD)</sub>                 | received recessive bit width deviation                     | $\Delta t_{\text{bit}(\text{RXD})} = t_{\text{bit}(\text{RXD})} - t_{\text{bit}(\text{TXD})}$ | -3                | 80                  | -       | +20             | ns                                                                |
| CAN FD timin                           | g characteristics according to ISO 11898-2:                | 2016; see <u>Figure 13</u> and <u>Figure 17</u>                                               | [5]               |                     | 1       | -1              |                                                                   |
| t <sub>bit(bus)</sub> [6]              | transmitted recessive bit width                            | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns)                                                     |                   |                     |         |                 |                                                                   |
|                                        |                                                            | V <sub>CC</sub> = 4.75 V to 5.25 V                                                            | 49                | 90                  | -       | 510             | ns                                                                |
|                                        |                                                            | $V_{CC} = 4.5 V \text{ to } 5.5 V$                                                            | 43                | 35                  | -       | 530             | ns                                                                |
|                                        | P Z Z                                                      | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns)                                                     |                   |                     |         |                 |                                                                   |
|                                        |                                                            | V <sub>CC</sub> = 4.75 V to 5.25 V                                                            | 19                | 90                  | -       | 210             | ns                                                                |
|                                        |                                                            | V <sub>CC</sub> = 4.5 V to 5.5 V                                                              | <sup>[7]</sup> 17 | 70                  | -       | 230             | ns                                                                |
|                                        | 2 7 5                                                      | 8 Mbit/s (t <sub>bit(TXD)</sub> = 125 ns)                                                     |                   |                     |         |                 |                                                                   |
|                                        |                                                            | V <sub>CC</sub> = 4.75 V to 5.25 V                                                            | 11                | 15                  | -       | 135             | ns                                                                |
| ∆t <sub>rec</sub>                      | receiver timing symmetry                                   | V <sub>CC</sub> = 4.75 V to 5.25 V; for<br>2 Mbit/s, 5 Mbit/s and 8 Mbit/s                    | -2                | 20                  | -       | +15             | ns                                                                |
|                                        |                                                            | V <sub>CC</sub> = 4.5 V to 5.5 V; 2 Mbit/s                                                    | -6                | 5                   | -       | +40             | ns                                                                |
|                                        |                                                            | V <sub>CC</sub> = 4.5 V to 5.5 V; 5 Mbit/s                                                    | -4                | 5                   | -       | +15             | ns                                                                |
| t <sub>bit(RXD)</sub> <sup>[8]</sup>   | bit time on pin RXD                                        | 2 Mbit/s (t <sub>bit(TXD)</sub> = 500 ns)                                                     |                   |                     |         |                 | 1                                                                 |

TJA1466

#### Table 55. Dynamic characteristics...continued

# $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                      | Parameter                                | Conditions                                                                                | Min                                                                 | Тур  | Мах  | Unit |
|-----------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|
|                             |                                          | V <sub>CC</sub> = 4.75 V to 5.25 V                                                        | 470                                                                 | -    | 520  | ns   |
|                             |                                          | V <sub>CC</sub> = 4.5 V to 5.5 V                                                          | 400                                                                 | 00   | 550  | ns   |
|                             |                                          | 5 Mbit/s (t <sub>bit(TXD)</sub> = 200 ns)                                                 |                                                                     | 1    |      |      |
|                             |                                          | V <sub>CC</sub> = 4.75 V to 5.25 V                                                        | 170                                                                 |      | 220  | ns   |
|                             |                                          | V <sub>CC</sub> = 4.5 V to 5.5 V                                                          | <sup>[7]</sup> 150                                                  | -    | 240  | ns   |
|                             |                                          | 8 Mbit/s (t <sub>bit(TXD)</sub> = 125 ns)                                                 | .0                                                                  |      |      |      |
|                             |                                          | V <sub>CC</sub> = 4.75 V to 5.25 V                                                        | 95                                                                  | -    | 145  | ns   |
| Watchdog                    |                                          | 2014                                                                                      | 0                                                                   |      |      |      |
| t <sub>wd</sub>             | watchdog period                          | WDP = 000                                                                                 | 9                                                                   | 10   | 11   | ms   |
|                             |                                          | WDP = 001                                                                                 | 18                                                                  | 20   | 22   | ms   |
|                             |                                          | WDP = 010                                                                                 | 45                                                                  | 50   | 55   | ms   |
|                             |                                          | WDP = 011                                                                                 | 90                                                                  | 100  | 110  | ms   |
|                             |                                          | WDP = 100                                                                                 | 180                                                                 | 200  | 220  | ms   |
|                             |                                          | WDP = 101                                                                                 | 450                                                                 | 500  | 550  | ms   |
|                             | N. N | WDP = 110                                                                                 | 900                                                                 | 1000 | 1100 | ms   |
|                             |                                          | WDP = 111                                                                                 | 1800                                                                | 2000 | 2200 | ms   |
| Dominant tim                | ie-out times                             |                                                                                           |                                                                     | -    | 1    | 1    |
| t <sub>to(dom)TXD</sub>     | TXD dominant time-out time               |                                                                                           | <sup>[2]</sup> 0.8                                                  | -    | 4    | ms   |
| t <sub>to(dom)bus</sub>     | bus dominant time-out time               |                                                                                           | <sup>[2]</sup> 0.8                                                  | -    | 4    | ms   |
| Bus wake-up                 | times; pins CANH and CANL; see Fig       | gure <u>6</u> and <u>Figure 7</u>                                                         |                                                                     |      |      | 1    |
| t <sub>wake(busdom)</sub>   | bus dominant wake-up time                |                                                                                           | [2]<br>10] 0.5                                                      | -    | 1.45 | μs   |
| t <sub>wake(busrec)</sub>   | bus recessive wake-up time               |                                                                                           | <sup>[2]</sup> 0.5                                                  | -    | 1.45 | μs   |
| t <sub>to(wake)bus</sub>    | bus wake-up time-out time                |                                                                                           | <sup>[2]</sup> 0.8                                                  | -    | 9    | ms   |
| t <sub>d(busact-bias)</sub> | bus bias reaction time                   | CAN Offline mode                                                                          | -                                                                   | -    | 250  | μs   |
| t <sub>to(silence)</sub>    | bus silence time-out time                | timer reset and restarted when<br>bus changes from dominant to<br>recessive or vice versa | 0.6                                                                 | -    | 1.2  | S    |
| Serial periphe              | eral interface timing; pins SCSN, SCK    | , SDI and SDO; see <u>Figure 14</u>                                                       |                                                                     | -1   | 1    | 1    |
| t <sub>cy(clk)</sub>        | clock cycle time                         | Normal, Listen-Only or Standby<br>mode; out-of-bounds receiver;<br>no load; CXLDE = 1     | Normal, Listen-Only or Standby 250<br>mode; out-of-bounds receiver; |      | -    | ns   |
| t <sub>SPILEAD</sub>        | SPI enable lead time                     | Normal, Listen-Only or Standby<br>mode; out-of-bounds receiver;<br>no load; CXLDE = 1     |                                                                     | -    | -    | ns   |

#### Table 55. Dynamic characteristics...continued

 $T_{vj}$  = -40 °C to +175 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                               | Parameter                                           | Conditions                                                                                                                                                                       |             | Min | Тур | Max  | Unit |
|--------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|-----|------|------|
| t <sub>SPILAG</sub>                  | SPI enable lag time                                 | Normal, Listen-Only, Standby or Sleep mode                                                                                                                                       |             | 50  | -   | -    | ns   |
| t <sub>clk(H)</sub>                  | clock HIGH time                                     | Normal, Listen-Only or Standby mode                                                                                                                                              | 5           | 100 | 2   | -    | ns   |
| t <sub>clk(L)</sub>                  | clock LOW time                                      | Normal, Listen-Only or Standby mode                                                                                                                                              | )           | 100 | -   | -    | ns   |
| t <sub>su(D)</sub>                   | data input set-up time                              | Normal, Listen-Only or Standby mode                                                                                                                                              | -           | 50  | -   | -    | ns   |
| t <sub>h(D)</sub>                    | data input hold time                                | Normal, Listen-Only or Standby mode                                                                                                                                              | 5           | 50  | -   | -    | ns   |
| t <sub>v(Q)</sub>                    | data output valid time                              | C <sub>L</sub> = 30 pF; Normal, Listen-Only<br>or Standby mode; pin SDO                                                                                                          | 2           | -   | -   | 50   | ns   |
| d(SDI-SDO)                           | SDI to SDO delay time                               | $C_L$ = 30 pF; Normal, Listen-Only<br>or Standby mode; SPI address<br>bits and read-only bit; pin SDO                                                                            |             | -   | -   | 50   | ns   |
| t <sub>WH(S)</sub>                   | chip select pulse width HIGH                        | Normal, Listen-Only or Standby mode                                                                                                                                              |             | 250 | -   | -    | ns   |
| $t_{d(SCKL-SCSN)}$                   | delay time from SCK LOW to SCSN<br>LOW              | Normal, Listen-Only or Standby mode; pin SCSN                                                                                                                                    |             | 50  | -   | -    | ns   |
| t <sub>to(SPI)</sub> <sup>[11]</sup> | SPI time-out time                                   |                                                                                                                                                                                  |             | 1.6 | -   | 2.4  | ms   |
| CAN partial r                        | networking                                          |                                                                                                                                                                                  |             |     |     | -1   |      |
| N <sub>bit(idle)</sub>               | number of idle bits                                 | CWE = 1; CPNC = 1;<br>PNCOK = 1                                                                                                                                                  | [2]         |     | -   | 10   | -    |
| t <sub>fltr(bit)dom</sub>            | dominant bit filter time                            | arbitration data rate ≤<br>500 kbit/s; CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x0                                                                                 | [2]<br>[12] | 5   | -   | 17.5 | %    |
|                                      | ided<br>PAN<br>Zhou                                 | data phase bit rate less than<br>or equal to four times the<br>arbitration bit rate or 2 Mbit/s,<br>whichever is lower;CWE = 1;<br>CPNC = 1; PNCOK = 1;<br>PNECC = 1; IDFS = 0x1 | [2]<br>[12] | 5   | -   | 17.5 | %    |
|                                      | 10, 1, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, | data phase bit rate less than or<br>equal to ten times the arbitration<br>bit rate or 5 Mbit/s, whichever<br>is lower;CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1;<br>IDFS = 0x2  | [2]         | 2.5 | -   | 8.75 | %    |
|                                      |                                                     |                                                                                                                                                                                  |             |     |     |      |      |
|                                      |                                                     | CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1                                                                                                                                       |             |     |     |      |      |
|                                      |                                                     | CWE = 1; CPNC = 1;<br>PNCOK = 1; PNECC = 1<br>IDFS = 0x3                                                                                                                         | [2]         |     | -   | 93   | ns   |

© 2023 NXP B.V. All rights reserved.

Table 55. Dynamic characteristics...continued

 $T_{vj}$  = -40 °C to +175 °C;  $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 1.71 V to 5.5 V;  $V_{BAT}$  = 4.75 V to 40 V;  $R_L$  = 60  $\Omega$  unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol                    | Parameter                                              | Conditions                                                                       |                                                                 |     |     | Max | Unit |
|---------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|-----|-----|------|
|                           |                                                        | IDFS = 0x5                                                                       | [2]                                                             | 67  | -   | 145 | ns   |
|                           |                                                        | IDFS = 0x6                                                                       | [2]                                                             | 91  | 6   | 170 | ns   |
| Interrupt tim             | e-up time; pin RXD, GPIOx (if configur                 | red as interrupt output)                                                         | -                                                               | (   |     |     | -    |
| t <sub>to(int)</sub>      | interrupt time-out time                                |                                                                                  |                                                                 | 0.9 | ]-  | 1.1 | ms   |
| General pur               | pose I/Os; pins GPIOx                                  |                                                                                  |                                                                 | X   | 1   |     | 1    |
| t <sub>fltr</sub>         | filter time                                            | pin configured as input except<br>when TXD2 option is selected<br>for GPIO2      | [13]                                                            | 10  | -   | 10  | μs   |
| t <sub>w(min)</sub>       | minimum pulse width                                    | pin configured as output except<br>when RXD2 option is selected<br>for GPIO1     | pin configured as output except<br>when RXD2 option is selected |     |     | -   | μs   |
| Reset input/              | output; pin RST_N                                      | A PA PA                                                                          |                                                                 |     |     | ·   |      |
| t <sub>fltr(rst)</sub>    | reset filter time                                      | for externally triggered reset                                                   | [13]                                                            | -   | -   | 20  | μs   |
| t <sub>d(rst)</sub>       | reset delay time                                       | internaly generated reset: pin held LOW for $t_{d(rst)}$                         |                                                                 |     | -   | 2.2 | ms   |
| t <sub>to(rst)</sub>      | reset timeout time                                     |                                                                                  |                                                                 | 110 | 125 | 140 | ms   |
| Mode transi               | tions; see <u>Section 6.2, Figure 6</u> and <u>Fi</u>  | gure 7                                                                           |                                                                 |     | 1   | 1   |      |
| t <sub>t(moch)</sub>      | mode change transition time                            |                                                                                  |                                                                 | -   | -   | 50  | μs   |
| t <sub>startup</sub>      | start-up time                                          |                                                                                  | [2]                                                             |     | -   | 1   | ms   |
| t <sub>startup(RXD)</sub> | RXD start-up time                                      | after local or remote wake-up detected                                           | . [4 4]                                                         |     | -   | 20  | μs   |
| t <sub>startup(INH)</sub> | INH start-up time                                      | after local or remote wake-up<br>detected; transition from Sleep<br>to Standby   | detected; transition from Sleep <sup>[15]</sup>                 |     | -   | 40  | μs   |
| t <sub>t(snm)</sub>       | SNM transition time                                    | bus dominant time for Start-to-<br>Normal mode boot                              |                                                                 |     | -   | 16  | ms   |
| Local wake-               | up input; pin WAKE, see Section 6.2.2                  | and Table 41                                                                     |                                                                 |     | 1   | 1   | 1    |
| t <sub>wake</sub>         | wake-up time                                           | in response to a falling or rising<br>edge on pin WAKE; Standby or<br>Sleep mode | [16]                                                            |     |     |     |      |
|                           | 22 4 22                                                | short wake-up time:<br>WFC = 0                                                   |                                                                 | 20  | -   | 50  | μs   |
|                           | 222                                                    | long wake-up time: WFC = 1                                                       |                                                                 | 12  | -   | 18  | ms   |
| Undervoltag               | e detection; see <u>Figure 3</u> , and <u>Figure 4</u> | 4                                                                                |                                                                 |     |     |     |      |
| t <sub>det(uv)</sub>      | undervoltage detection time                            | ≥ 100 mV input overdrive                                                         |                                                                 |     |     |     |      |
|                           |                                                        | on pin VBAT                                                                      | [2]                                                             | -   | -   | 30  | μs   |
|                           |                                                        | on pin VCC                                                                       | [2]                                                             | -   | -   | 30  | μs   |
|                           |                                                        | on pin VIO                                                                       | [2]                                                             | -   | -   | 31  | μs   |
| t <sub>rec(uv)</sub>      | undervoltage recovery time                             | ≥ 100 mV input overdrive                                                         |                                                                 |     | 1   |     |      |

#### Table 55. Dynamic characteristics...continued

# $T_{vj}$ = -40 °C to +175 °C; $V_{CC}$ = 4.5 V to 5.5 V; $V_{IO}$ = 1.71 V to 5.5 V; $V_{BAT}$ = 4.75 V to 40 V; $R_L$ = 60 $\Omega$ unless specified otherwise; all voltages are defined with respect to ground.<sup>[1]</sup>

| Symbol Parameter C          |                                                       | Conditions                                                                                                           | Min             | Тур | Max | Unit |
|-----------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----|------|
|                             |                                                       | on pin VBAT                                                                                                          | :] - <u>-</u>   | -   | 50  | μs   |
|                             |                                                       | on pin VCC                                                                                                           | - 1             | 60  | 50  | μs   |
|                             |                                                       | on pin VIO                                                                                                           | <sup>:]</sup> - | 2   | 31  | μs   |
| Overvoltage of              | detection on pin VIO; ≥ 100 mV input overd            | rive; see <u>Figure 5</u> and <u>Figure 4</u>                                                                        |                 |     |     |      |
| t <sub>det(ov)</sub>        | overvoltage detection time                            |                                                                                                                      |                 | -   | 65  | μs   |
| t <sub>det(ov)long</sub>    | long overvoltage detection time                       | A                                                                                                                    | 150             | 200 | 250 | μs   |
| t <sub>rec(ov)</sub>        | overvoltage recovery time                             | 90                                                                                                                   | Θ               | -   | 65  | μs   |
| Limp/fail-safe              | output; pin LIMPFSO_N                                 |                                                                                                                      | )               |     |     |      |
| t <sub>d(fdet-LF_NL)(</sub> | delay time from failure detection to<br>LIMPFSO_N LOW | from detection of failure event to $V_{LIMPFSO_N}$ falling to 10 % of $V_{BAT}$ ; 22 k $\Omega$ pull-up to $V_{BAT}$ | 7               | 12  | 14  | μs   |

All parameters are guaranteed over the junction temperature range by design. Factory testing uses correlated test conditions to cover the specified [1] temperature and power supply voltage ranges.

Not tested in production; guaranteed by design. [2]

If TXD goes LOW before the recessive transition has been completed, the bus switches to dominant. [3]

The TJA1466 fully meets CiA 601-4 which sets tighter limits for t<sub>bit(bus)</sub>,  $\Delta t_{rec}$  and  $\Delta t_{bit(RXD)}$  than ISO 11898-2:2016, which TJA1466 therefore also fully [4] meets.

Note that 8 Mbit/s timing is not covered in ISO 11898-2:2016. [5]

[6]

 $t_{bit(bus)} = \Delta t_{bit(bus)} + t_{bit(TxD)}$ . For reasons related to CAN FD bit timing symmetry, these values are centered around the nominal bit length. [7]

[8]

 $t_{bit(RXD)} = \Delta t_{bit(RXD)} + t_{bit(TXD)}$ . Time-out occurs between the min and max values. Time-out is guaranteed not to occur below the min value; time-out is guaranteed to occur above the [9]

A dominant/recessive phase shorter than the min value is guaranteed not be seen as a dominant/recessive bit; a dominant/recessive phase longer than [10] the max value is guaranteed to be seen as a dominant/recessive bit.

- [11] See Section 6.12.1.
- Up to 2 Mbit/s data speed. [12]
- Pulses shorter than the min value are guaranteed to be filtered out; pulses longer than the max value are guaranteed to be processed. [13]
- When a wake-up is detected, RXD start-up time is between the min and max values. RXD cannot be relied on below the min value; RXD can be relied on [14] above the max value; see Figure 6 and Figure 7.
- INH switches HIGH between the min and max values after a wake-up had been detected. INH is guaranteed to be floating below the min value and [15] guaranteed to be HIGH above the max value; see Figure 6 and Figure 7.
- The device is guaranteed to wake up above the max. value and guaranteed not to wake up below the min. value. [16]

# TJA1466

#### CAN SIC transceiver with partial networking and advanced system monitoring









# **11** Application information

The minimum external circuitry needed with the TJA1466 is shown in <u>Figure 16</u>. See the application hints (<u>Section 11.2</u>) for further information about external components and PCB layout requirements.

# 11.1 Application diagram



# **11.2 Application hints**

Further information on the application of the TJA1466 can be found in NXP application hints AHxxxx *'TxxxxApplication Hints'*, available on request from NXP Semiconductors.

# 12 Test information



# 12.1 Quality information

This product has been qualified in accordance with the Automotive Electronics Council (AEC) standard *Q100 Rev-H - Failure mechanism based stress test qualification for integrated circuits*, and is suitable for use in automotive applications.

# 13 Package outline



# **14 Handling information**

All input and output pins are protected against ElectroStatic Discharge (ESD) under normal handling. When handling ensure that the appropriate precautions are taken as described in *JESD625-A* or equivalent standards.

# 15 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

# **15.1 Introduction to soldering**

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

#### 15.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- · Lead-free soldering versus SnPb soldering

# 15.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

#### 15.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 20) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 56</u> and <u>Table 57</u>

Table 56. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |       |  |  |  |  |  |
|------------------------|---------------------------------|-------|--|--|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |  |  |  |  |
|                        | < 350                           | ≥ 350 |  |  |  |  |  |
| < 2.5                  | 235                             | 220   |  |  |  |  |  |
| ≥ 2.5                  | 220                             | 220   |  |  |  |  |  |

 Table 57. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C)       Volume (mm³) |     |     |     |  |  |  |
|------------------------|----------------------------------------------------|-----|-----|-----|--|--|--|
|                        |                                                    |     |     |     |  |  |  |
|                        | < 1.6                                              | 260 | 260 | 260 |  |  |  |
| 1.6 to 2.5             | 260                                                | 250 | 245 |     |  |  |  |
| > 2.5                  | 250                                                | 245 | 245 |     |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 20.

# TJA1466

#### CAN SIC transceiver with partial networking and advanced system monitoring



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

# 16 Appendix: ISO 11898-2:2016 and CiA 601-4 parameter cross-reference lists

| ISO 11898-2:2016                                                                                 | NXP data sheet                           |                           |                                         |  |
|--------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------|-----------------------------------------|--|
| Parameter                                                                                        | Notation                                 | Symbol                    | Parameter                               |  |
| HS-PMA dominant output characteristics                                                           |                                          |                           |                                         |  |
| Single ended voltage on CAN_H                                                                    | V <sub>CAN_H</sub>                       | V <sub>O(dom)</sub>       | dominant output voltage                 |  |
| Single ended voltage on CAN_L                                                                    | V <sub>CAN_L</sub>                       | ]                         |                                         |  |
| Differential voltage on normal bus load                                                          | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Differential voltage on effective resistance during arbitration                                  |                                          |                           |                                         |  |
| Optional: Differential voltage on extended bus load range                                        |                                          |                           | 12                                      |  |
| HS-PMA driver symmetry                                                                           |                                          | 0                         | 0                                       |  |
| Driver symmetry                                                                                  | V <sub>SYM</sub>                         | V <sub>TXsym</sub>        | transmitter voltage symmetry            |  |
| Maximum HS-PMA driver output current                                                             | 0                                        |                           |                                         |  |
| Absolute current on CAN_H                                                                        | I <sub>CAN_H</sub>                       | I <sub>O(sc)</sub>        | short-circuit output current            |  |
| Absolute current on CAN_L                                                                        | I <sub>CAN_L</sub>                       |                           |                                         |  |
| HS-PMA recessive output characteristics, bus biasing ac                                          | tive/inactive                            | ve                        |                                         |  |
| Single ended output voltage on CAN_H                                                             | V <sub>CAN_H</sub>                       | V <sub>O(rec)</sub>       | recessive output voltage                |  |
| Single ended output voltage on CAN_L                                                             | V <sub>CAN_L</sub>                       |                           |                                         |  |
| Differential output voltage                                                                      | V <sub>Diff</sub>                        | V <sub>O(dif)</sub>       | differential output voltage             |  |
| Optional HS-PMA transmit dominant time-out                                                       |                                          |                           |                                         |  |
| Transmit dominant time-out, long                                                                 | t <sub>dom</sub>                         | t <sub>to(dom)TXD</sub>   | TXD dominant time-out time              |  |
| Transmit dominant time-out, short                                                                |                                          |                           |                                         |  |
| HS-PMA static receiver input characteristics, bus biasing                                        | g active/ina                             | active                    |                                         |  |
| Recessive state differential input voltage range Dominant state differential input voltage range | V <sub>Diff</sub>                        | V <sub>th(RX)dif</sub>    | differential receiver threshold voltage |  |
|                                                                                                  |                                          | V <sub>rec(RX)</sub>      | receiver recessive voltage              |  |
|                                                                                                  | 5                                        | V <sub>dom(RX)</sub>      | receiver dominant voltage               |  |
| HS-PMA receiver input resistance (matching)                                                      |                                          |                           |                                         |  |
| Differential internal resistance                                                                 | R <sub>Diff</sub>                        | R <sub>i(dif)</sub>       | differential input resistance           |  |
| Single ended internal resistance                                                                 | R <sub>CAN_H</sub><br>R <sub>CAN_L</sub> | R <sub>i</sub>            | input resistance                        |  |
| Matching of internal resistance                                                                  | MR                                       | ΔR <sub>i</sub>           | input resistance deviation              |  |
| HS-PMA implementation loop delay requirement                                                     | 1                                        |                           | 1                                       |  |
| Loop delay                                                                                       | t <sub>Loop</sub>                        | t <sub>d(TXDH-RXDH)</sub> | delay time from TXD HIGH to<br>RXD HIGH |  |
|                                                                                                  |                                          | t <sub>d(TXDL-RXDL)</sub> | delay time from TXD LOW to RXD LOW      |  |

Table 58. ISO 11898-2:2016 to NXP data sheet parameter conversion...continued

| ISO 11898-2:2016                                                                                  | NXP data sheet        |                               |                                       |  |  |
|---------------------------------------------------------------------------------------------------|-----------------------|-------------------------------|---------------------------------------|--|--|
| Parameter                                                                                         | Notation              | Symbol                        | Parameter                             |  |  |
| Optional HS-PMA implementation data signal timing req<br>Mbit/s and above 2 Mbit/s up to 5 Mbit/s | uirements             | for use with bit              | rates above 1 Mbit/s up to 2          |  |  |
| Transmitted recessive bit width @ 2 Mbit/s / @ 5 Mbit/s,<br>intended                              | t <sub>Bit(Bus)</sub> | t <sub>bit(bus)</sub>         | transmitted recessive bit width       |  |  |
| Received recessive bit width @ 2 Mbit/s / @ 5 Mbit/s                                              | t <sub>Bit(RXD)</sub> | t <sub>bit(RXD)</sub>         | bit time on pin RXD                   |  |  |
| Receiver timing symmetry @ 2 Mbit/s / @ 5 Mbit/s                                                  | Δt <sub>Rec</sub>     | ∆t <sub>rec</sub>             | receiver timing symmetry              |  |  |
| HS-PMA maximum ratings of $V_{CAN\_H},V_{CAN\_L}$ and $V_{\text{Diff}}$                           |                       | $\land$                       | 6                                     |  |  |
| Maximum rating V <sub>Diff</sub>                                                                  | V <sub>Diff</sub>     | V <sub>(CANH-CANL)</sub>      | voltage between pin CANH and pin CANL |  |  |
| General maximum rating $V_{CAN\_H}$ and $V_{CAN\_L}$                                              | V <sub>CAN_H</sub>    | V <sub>x</sub>                | voltage on pin x                      |  |  |
| Optional: Extended maximum rating VCAN_H and VCAN_L                                               | V <sub>CAN_L</sub>    | 0                             |                                       |  |  |
| HS-PMA maximum leakage currents on CAN_H and CAN                                                  | L_L, unpow            | ered                          |                                       |  |  |
| Leakage current on CAN_H, CAN_L                                                                   | I <sub>CAN_H</sub>    | 2                             | leakage current                       |  |  |
| HS-PMA bus biasing control timings                                                                | 5 2                   |                               | ,                                     |  |  |
| CAN activity filter time, long                                                                    | t <sub>Filter</sub>   | t <sub>wake(busdom)</sub> [1] | bus dominant wake-up time             |  |  |
| CAN activity filter time, short                                                                   |                       | t <sub>wake(busrec)</sub>     | bus recessive wake-up time            |  |  |
| Wake-up time-out, short                                                                           | t <sub>Wake</sub>     | t <sub>to(wake)bus</sub>      | bus wake-up time-out time             |  |  |
| Wake-up time-out, long                                                                            |                       |                               |                                       |  |  |

[1] t<sub>fitr(wake)bus</sub> - bus wake-up filter time, in devices with basic wake-up functionality

#### Table 59. CiA 601-4 to NXP data sheet parameter conversion

| CiA 601-4                                     |                                                                | NXP data sheet                 |                                           |  |  |  |  |  |  |  |
|-----------------------------------------------|----------------------------------------------------------------|--------------------------------|-------------------------------------------|--|--|--|--|--|--|--|
| Parameter                                     | Notation                                                       | Symbol                         | Parameter                                 |  |  |  |  |  |  |  |
| Optional HS-PMA implementation data signation | Optional HS-PMA implementation data signal timing requirements |                                |                                           |  |  |  |  |  |  |  |
| Signal improvement time TX-based              | t <sub>SIC_TX_base</sub>                                       | t <sub>d(TXD-busrec)</sub> end | delay time from TXD to bus recessive end  |  |  |  |  |  |  |  |
| Signal improvement time RX-based              | t <sub>SIC_RX_base</sub>                                       | N/A <sup>[1]</sup>             | N/A                                       |  |  |  |  |  |  |  |
| Transmitted bit width variation               | Δt <sub>Bit(Bus)</sub>                                         | ∆t <sub>bit(bus)</sub>         | transmitted recessive bit width deviation |  |  |  |  |  |  |  |
| Received bit width variation                  | Δt <sub>Bit(RxD)</sub>                                         | Δt <sub>bit(RXD)</sub>         | received recessive bit width deviation    |  |  |  |  |  |  |  |
| Receiver timing symmetry                      | Δt <sub>REC</sub>                                              | ∆t <sub>rec</sub>              | receiver timing symmetry                  |  |  |  |  |  |  |  |
| Propagation delay from TXD to bus dominant    | t <sub>prop(TxD-busdom)</sub>                                  | t <sub>d(TXD-busdom)</sub>     | delay time from TXD to bus dominant       |  |  |  |  |  |  |  |
| Propagation delay from TXD to bus recessive   | t <sub>prop(TxD-busrec)</sub>                                  | t <sub>d(TXD-busrec)</sub>     | delay time from TXD to bus recessive      |  |  |  |  |  |  |  |
| Propagation delay from bus to RXD dominant    | t <sub>prop(busdom-RXD)</sub>                                  | t <sub>d(busdom-RXD)</sub>     | delay time from bus dominant to RXD       |  |  |  |  |  |  |  |
| Propagation delay from bus to RXD recessive   | t <sub>prop(busrec-RXD)</sub>                                  | t <sub>d(busrec-RXD)</sub>     | delay time from bus recessive to RXD      |  |  |  |  |  |  |  |

[1] The NXP signal improvement implementation is TX-based; RX-based is not applicable.

# 17 Revision history

| Document ID | Release date | Data sheet status  | Change notice | Supersedes |
|-------------|--------------|--------------------|---------------|------------|
| TJA1466 v.1 | <tbd></tbd>  | Product data sheet |               | -          |
|             | I            |                    |               | 0          |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |
|             |              |                    |               |            |

# 18 Legal information

### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

# 18.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

TJA1466

Suitability for use in automotive applications - This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <u>PSIRT@nxp.com</u>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

# 18.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V.

# Contents

| 1                | General description                      | 1  | 6.12.9  | F   |
|------------------|------------------------------------------|----|---------|-----|
| 2                | Features and benefits                    |    | 6.12.10 | S   |
| 2.1              | General                                  |    | 6.12.11 | V   |
| 2.2              | Predictable and fail-safe behavior       | 2  | 6.12.12 | Ir  |
| 2.3              | Low-power management                     |    | 6.12.13 | L   |
| 2.4              | Diagnosis and Protection                 |    | 6.12.14 | Ģ   |
| 3                | Ordering information                     |    | 6.12.15 | Ē   |
| 4                | Block diagram                            |    | 7       | Lin |
| 5                | Pinning information                      |    | 8       | The |
| 5.1              | Pinning                                  |    | 9       | Sta |
| 5.2              | Pin description                          |    | 10      | Dy  |
| 6                | Functional description                   |    | 11      | Ap  |
| 6.1              | Supply                                   |    | 11.1    | A   |
| 6.2              | System operating modes                   |    | 11.1    | Α   |
| 6.2.1            | Pin and functional block states per      |    | 12      | Tes |
| 0.2.1            | operating mode                           | 10 | 12.1    |     |
| 6.2.2            | Local wake-up via the WAKE pin           |    | 13      | Pa  |
| 6.3              | Fail-safe operating modes                |    | 14      | Ha  |
| 6.4              | CAN operating modes                      |    | 14      | So  |
| 6.4.1            | Functional block state per CAN operating | 14 | 15.1    | li  |
| 0.4.1            | mode                                     | 15 | 15.1    | V   |
| 640              |                                          |    | 15.2    | Z v |
| 6.4.2<br>6.4.2.1 | CAN wake-up                              |    |         |     |
| •••••            | CAN wake-up pattern (WUP)                |    | 15.4    | Y F |
| 6.4.2.2          | CAN wake-up frame (WUF)                  |    | 16      | Ар  |
| 6.5              | Watchdog                                 |    |         | par |
| 6.5.1            | Software Development mode                |    | 17      | Re  |
| 6.6              | Interrupt processing                     |    | 18      | Leg |
| 6.7              | Device ID                                |    |         |     |
| 6.8              | Lock control                             |    |         |     |
| 6.9              | General-purpose memory                   |    |         |     |
| 6.10             | GPIO pins                                |    |         |     |
| 6.11             | Failure handling                         |    |         |     |
| 6.11.1           | TXD dominant timeout                     |    |         |     |
| 6.11.2           | CAN transmitter enable/disable (TXEN_N)  |    |         |     |
| 6.11.3           | Bus dominant timeout                     |    |         |     |
| 6.11.4           | VCC undervoltage                         |    |         |     |
| 6.11.5           | VIO undervoltage and overvoltage         |    |         |     |
| 6.11.6           | VBAT undervoltage                        |    |         |     |
| 6.11.7           | Overtemperature                          |    |         |     |
| 6.11.8           | RST_N monitoring                         |    |         |     |
| 6.11.9           | Fail-safe handling                       |    |         |     |
| 6.11.10          | Fail-safe output                         |    |         |     |
| 6.11.11          | ISO pulse protection                     |    |         |     |
| 6.12             | SPI interface                            |    |         |     |
| 6.12.1           | SPI error handling                       |    |         |     |
| 6.12.2           | SPI system reset                         |    |         |     |
| 6.12.3           | SPI register map                         |    |         |     |
| 6.12.4           | System control and status registers      |    |         |     |
| 6.12.5           | CAN configuration and status registers   |    |         |     |
| 6.12.6           | GPIO configuration and status registers  | 31 |         |     |
| 6.12.7           | Watchdog configuration and status        |    |         |     |
|                  | registers                                |    |         |     |
| 6.12.8           | Partial networking registers             | 37 |         |     |
|                  |                                          |    |         |     |

| 6.12.9  | Fail-safe configuration and status registers |     |
|---------|----------------------------------------------|-----|
| 6.12.10 | e jeten regieter innininininininini          | .41 |
| 6.12.11 | Wake-up pulse configuration register         |     |
| 6.12.12 |                                              | .41 |
| 6.12.13 |                                              |     |
| 6.12.14 | General-purpose memory registers             | 45  |
| 6.12.15 |                                              |     |
| 7       | Limiting values                              | 46  |
| 8       | Thermal characteristics                      | 48  |
| 9       | Static characteristics                       | 48  |
| 10      | Dynamic characteristics                      | 55  |
| 11      | Application information                      | 62  |
| 11.1    | Application diagram                          |     |
| 11.2    | Application hints                            | 62  |
| 12      | Test information                             |     |
| 12.1    | Quality information                          | 63  |
| 13      | Package outline                              |     |
| 14      | Handling information                         |     |
| 15      | Soldering of SMD packages                    |     |
| 15.1    | Introduction to soldering                    |     |
| 15.2    | Wave and reflow soldering                    |     |
| 15.3    | Wave soldering                               |     |
| 15.4    | Reflow soldering                             |     |
| 16      | Appendix: ISO 11898-2:2016 and CiA 601-4     |     |
|         | parameter cross-reference lists              | 68  |
| 17      | Revision history                             |     |
| 18      | Legal information                            |     |
|         |                                              | -   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

For more information, please visit: http://www.nxp.com